

# OEM PRODUCT DESIGN GUIDE NVIDIA Jetson TX2

#### **Abstract**

This document contains recommendations and guidelines for Engineers to follow to create a product that is optimized to achieve the best performance from the common interfaces supported by the  $NVIDIA^{\textcircled{@}}$  Jetson<sup>TM</sup> TX2 System-on-Module (SOM).

Note: Jetson TX2 utilizes Tegra X2 which is a Parker series SoC.



## **Document Change History**

| Date      | Description     |
|-----------|-----------------|
| MAY, 2017 | Initial Release |



## **Table of Contents**

| 1.0 INTRODUCTION                                                    | 5  |
|---------------------------------------------------------------------|----|
| 1.1 References                                                      | 5  |
| 1.2 Abbreviations and Definitions                                   | 5  |
| 2.0 JETSON TX2                                                      | 6  |
| 2.1 Overview                                                        | 6  |
| 3.0 POWER                                                           |    |
| 3.1 Supply Allocation                                               |    |
| 3.2 Main Power Sources/Supplies                                     |    |
| 3.3 Power Sequencing                                                |    |
| 3.4 Power Discharge                                                 | 13 |
| 3.5 Power & Voltage Monitoring                                      | 13 |
| 3.6 Deep Sleep Wake Considerations                                  | 15 |
| 3.7 Optional Auto-Power-On Support                                  | 15 |
| 4.0 GENERAL ROUTING GUIDELINES                                      | 17 |
| 5.0 USB, PCIE & SATA                                                | 19 |
| 5.1 USB                                                             | 21 |
| 5.2 PCIe                                                            |    |
| 5.3 SATA                                                            | 28 |
| 6.0 GIGABIT ETHERNET                                                | 31 |
| 7.0 DISPLAY                                                         | 33 |
| 7.1 MIPI DSI                                                        |    |
| 7.2 eDP / DP / HDMI                                                 |    |
| 8.0 MIPI CSI (VIDEO INPUT)                                          |    |
| 9.0 SDIO/SDCARD/EMMC                                                |    |
| 9.1 SD Card                                                         |    |
| 10.0 AUDIO                                                          |    |
|                                                                     |    |
| 11.0 WLAN / BT (INTEGRATED)                                         |    |
| 12.0 MISCELLANEOUS INTERFACES                                       |    |
| 12.1 I2C                                                            |    |
| 12.2 01                                                             | 57 |
| 12.3 UART                                                           |    |
| 12.4 Fan                                                            |    |
| 12.5 CAN                                                            |    |
| 12.7 Strapping Pins                                                 |    |
| 13.0 PADS                                                           |    |
|                                                                     |    |
| 13.1 MPIO Pad Behavior when Associated Power Rail is Enabled        |    |
| 13.3 Schmitt Trigger Usage                                          |    |
| 13.4 Pins Pulled/Driven High During Power-on                        |    |
| 13.5 Pad Drive Strength                                             |    |
| 14.0 UNUSED INTERFACE TERMINATIONS                                  |    |
| ITIV VITOVED IITIENI AVE TENIIIITATIVITVIIIIIIIIIIIIIIIIIIIIIIIIIII |    |



#### **DVIDIA**

| 14.1 Unused MPIO Interfaces                  | 69 |
|----------------------------------------------|----|
| 14.2 Unused SFIO Interface Pins              | 69 |
| 15.0 DESIGN CHECKLIST                        | 70 |
| 16.0 APPENDIX A: GENERAL LAYOUT GUIDELINES   | 77 |
| 16.1 Overview                                | 77 |
| 16.2 Via Guidelines                          | 77 |
| 16.3 Connecting Vias                         | 78 |
| 16.4 Trace Guidelines                        | 78 |
| 17.0 APPENDIX B: STACK-UPS                   | 80 |
| 17.1 Reference Design Stack-Ups              | 80 |
| 18.0 APPENDIX C: TRANSMISSION LINE PRIMER    |    |
| 18.1 Background                              | 81 |
| 18.2 Physical Transmission Line Types        | 81 |
| 18.3 Driver Characteristics                  | 82 |
| 18.4 Receiver Characteristics                |    |
| 18.5 Transmission Lines & Reference Planes   | 82 |
| 19.0 APPENDIX D: DESIGN GUIDELINE GLOSSARY   | 85 |
| 20.0 APPENDIX E: JETSON TX2 PIN DESCRIPTIONS | 86 |
|                                              |    |



## 1.0 INTRODUCTION

### 1.1 References

Refer to the documents or models listed in Table 1 for more information. Use the latest revision of all documents at all times.

Table 1. List of Related Documents

| Document                                                 |
|----------------------------------------------------------|
| Jetson TX2 Module Data Sheet                             |
| Parker Series SoC Technical Reference Manual             |
| Jetson TX1/TX2 Developer Kit Carrier Board Specification |
| Jetson TX2 Module Pinmux                                 |
| Jetson TX2 Thermal Design Guide                          |
| Jetson TX1/TX2 Developer Kit Carrier Board Design Files  |
| Jetson TX1/TX2 Developer Kit Carrier Board BOM           |
| Jetson TX1/TX2 Developer Kit Camera Module Design Files  |
| Jetson TX1/TX2 Supported Component List                  |

## 1.2 Abbreviations and Definitions

Table 2 lists abbreviations that may be used throughout this document and their definitions.

Table 2. Abbreviations and Definitions

| Abbreviation | Definition                                          |
|--------------|-----------------------------------------------------|
| BT           | Bluetooth                                           |
| CEC          | Consumer Electronic Control                         |
| CAN          | Controller Area Network                             |
| DP           | Display Port                                        |
| eDP          | Embedded Display Port                               |
| eMMC         | Embedded MMC                                        |
| GPS          | Global Positioning System                           |
| HDMI         | High Definition Multimedia Interface                |
| I2C          | Inter IC                                            |
| 12S          | Inter IC Sound Interface                            |
| LCD          | Liquid Crystal Display                              |
| LDO          | Low Dropout (voltage regulator)                     |
| LPDDR4       | Low Power Double Data Rate DRAM, Fourth-generation  |
| PCIe (PEX)   | Peripheral Component Interconnect Express interface |
| PCM          | Pulse Code Modulation                               |
| PHY          | Physical Interface (i.e. USB PHY)                   |
| PMC          | Power Management Controller                         |
| PMIC         | Power Management IC                                 |
| RF           | Radio Frequency                                     |
| RTC          | Real Time Clock                                     |
| SATA         | Serial "AT" Attachment interface                    |
| SDIO         | Secure Digital I/O Interface                        |
| SPI          | Serial Peripheral Interface                         |
| UART         | Universal Asynchronous Receiver-Transmitter         |
| USB          | Universal Serial Bus                                |
| WLAN         | Wireless Local Area Network                         |



## 2.1 Overview

The Jetson TX2 resides at the center of the embedded system solution and includes:

- 1. Power (PMIC/Regulators, etc.)
- 3. DRAM (LPDDR4)
- 5. eMMC
- 7. Connects to WLAN and Bluetooth enabled devices
- 2. Ethernet PHY
- 4. Power & Voltage Monitors
- 6. Thermal Sensor

In addition, a range of interfaces are available at the main connector for use on the carrier board as shown in the following table.

Table 3. Jetson TX2 Interfaces

| Catagory | Function                              | Catagory      | Function                        |
|----------|---------------------------------------|---------------|---------------------------------|
| USB      | USB 2.0 (3x)                          | CAN           | 2x                              |
| ОЗБ      | USB 3.0 (up to 3x) see note           | I2C           | 8x                              |
| DCIa     | Control [x3] (shared Wake)            | UART          | 5x                              |
| PCIe     | PCIe (3 root ports - See note)        | SPI           | 3x                              |
| SATA     | SATA & Device Sleep control           | WLAN/BT/Modem | PEX/UART/I2S, Control/handshake |
| Camera   | CSI (6 x2 or 3 x4), Control, Clock    | Touch         | Touch Clock, Interrupt & Reset  |
| Display  | 2x eDP/DP/HDMI                        | Sensor        | Control & Interrupt             |
| Display  | DSI (2 x4), Display/Backlight Control | Fan           | FAN PWM & Tach Input            |
| Audio    | I2S (4x), Control & Clock             | Debug         | JTAG, UART                      |
| Audio    | Digital Mic & Speaker                 | System        | Power Control, Reset, Alerts    |
| SD Card  | SD Card or SDIO                       | Power         | Main Input                      |
| LAN      | Gigabit Ethernet                      |               |                                 |

Note: Some USB 3.0 or PCIe instances are shared. Refer to Chapter 5.0 USB, PCIe & SATA for details.

Table 4. Jetson TX2 Connector (8x50) Pin Out Matrix

|    | Α                      | В                       | С             | D                  | E              | F               | G                | Н                  |
|----|------------------------|-------------------------|---------------|--------------------|----------------|-----------------|------------------|--------------------|
| 1  | VDD_IN                 | VDD_IN                  | VDD_IN        | RSVD               | FORCE_RECOV#   | AUDIO_MCLK      | I2SO_SDIN        | I2SO_LRCLK         |
| 2  | VDD_IN                 | VDD_IN                  | VDD_IN        | RSVD               | SLEEP#         | GPIO19_AUD_RST  | I2SO_CLK         | I2S0_SDOUT         |
| 3  | GND                    | GND                     | GND           | RSVD               | SPIO_CLK       | SPIO_CSO#       | GND              | GPIO20_AUD_INT     |
| 4  | GND                    | GND                     | GND           | RSVD               | SPI0_MISO      | SPI0_MOSI       | DSPK_OUT_CLK     | DSPK_OUT_DAT       |
| 5  | RSVD                   | RSVD                    | RSVD          | UART7_RX           | I2S3_SDIN      | I2S3_LRCLK      | I2S2_CLK         | I2S2_LRCLK         |
| 6  | I2C_PM_CLK             | I2C_PM_DAT              | I2C_CAM_CLK   | I2C_CAM_DAT        | I2S3_CLK       | I2S3_SDOUT      | I2S2_SDIN        | I2S2_SDOUT         |
| 7  | CHARGING#              | CARRIER_STBY#           | BATLOW#       | GPIO5_CAM_FLASH_EN | CAM2_MCLK      | GPIO1_CAM1_PWR# | GPIO4_CAM_STROBE | GPIO3_CAM1_RST#    |
| 8  | GPIO14_AP_WAKE_MDM     | VIN_PWR_BAD#            | BATT_OC       | UART7_TX           | CAM_VSYNC      | CAM1_MCLK       | GPIO0_CAM0_PWR#  | GPIO2_CAM0_RST#    |
| 9  |                        | GPIO17_MDM2AP_<br>READY | WDT_TIME_OUT# | UART1_TX           | UART1_RTS#     | CAM0_MCLK       | UART3_CTS#       | UART3_RX           |
| 10 | GPIO16_MDM_<br>WAKE_AP | GPIO18_MDM_COL<br>DBOOT | I2C_GP2_DAT   | UART1_RX           | UART1_CTS#     | GND             | UART3_RTS#       | UART3_TX           |
| 11 | JTAG_GP1               | JTAG_TCK                | I2C_GP2_CLK   | RSVD               | RSVD           | RSVD            | UARTO_RTS#       | UARTO_CTS#         |
| 12 | JTAG_TMS               | JTAG_TDI                | I2C_GP3_CLK   | RSVD               | RSVD           | RSVD            | UARTO_RX         | UARTO_TX           |
| 13 | JTAG_TDO               | JTAG_GP0                | I2C_GP3_DAT   | I2S1_LRCLK         | RSVD           | SPI1_MOSI       | SPI1_CLK         | GPIO8_ALS_PROX_INT |
| 14 | JTAG_RTCK              | GND                     | I2S1_SDIN     | I2S1_SDOUT         | SPI1_CSO#      | SPI1_MISO       | GPIO9_MOTION_INT | SPI2_CLK           |
| 15 | UART2_CTS#             | UART2_RX                | I2S1_CLK      | I2C_GP0_DAT        | I2C_GPO_CLK    | GND             | SPI2_MOSI        | SPI2_MISO          |
| 16 | UART2_RTS#             | UART2_TX                | FAN_PWM       | AO_DMIC_IN_DAT     | AO_DMIC_IN_CLK | SPI2_CS1#       | SPI2_CS0#        | SDCARD_PWR_EN      |
| 17 | USB0_EN_OC#            | FAN_TACH                | CAN1_STBY     | CAN1_RX            | RSVD           | SDCARD_CD#      | GND              | SDCARD_D1          |
| 18 | USB1_EN_OC#            | RSVD                    | CAN1_TX       | CANO_RX            | CAN0_ERR       | SDCARD_D3       | SDCARD_CLK       | SDCARD_D0          |
| 19 | RSVD                   | GPIO11_AP_WAKE_BT       | CAN1_ERR      | CAN0_TX            | GND            | SDCARD_D2       | SDCARD_CMD       | GND                |
| 20 | I2C_GP1_DAT            | GPIO10_WIFI_WAKE_AP     | CAN_WAKE      | GND                | CSI5_D1-       | SDCARD_WP       | GND              | CSI4_D1-           |
| 21 | I2C_GP1_CLK            | GPIO12_BT_EN            | GND           | CSI5_CLK-          | CSI5_D1+       | GND             | CSI4_CLK-        | CSI4_D1+           |
| 22 | GPIO_EXP1_INT          | GPIO13_BT_WAKE_AP       | CSI5_D0-      | CSI5_CLK+          | GND            | CSI4_D0-        | CSI4_CLK+        | GND                |
| 23 | GPIO_EXPO_INT          | GPIO7_TOUCH_RST         | CSI5_D0+      | GND                | CSI3_D1-       | CSI4_D0+        | GND              | CSI2_D1-           |
| 24 | LCD1 BKLT PWM          | TOUCH CLK               | GND           | CSI3 CLK-          | CSI3 D1+       | GND             | CSI2 CLK-        | CSI2 D1+           |



|    | Α              | В               | С            | D            | E             | F             | G           | Н         |
|----|----------------|-----------------|--------------|--------------|---------------|---------------|-------------|-----------|
| 25 | LCD_TE         | GPIO6_TOUCH_INT | CSI3_D0-     | CSI3_CLK+    | GND           | CSI2_D0-      | CSI2_CLK+   | GND       |
| 26 | GSYNC_HSYNC    | LCD_VDD_EN      | CSI3_D0+     | GND          | CSI1_D1-      | CSI2_D0+      | GND         | CSIO_D1-  |
| 27 | GSYNC_VSYNC    | LCD0_BKLT_PWM   | GND          | CSI1_CLK-    | CSI1_D1+      | GND           | CSIO_CLK-   | CSIO_D1+  |
| 28 | GND            | LCD_BKLT_EN     | CSI1_D0-     | CSI1_CLK+    | GND           | CSIO_DO-      | CSIO_CLK+   | GND       |
| 29 | SDIO_RST#      | RSVD            | CSI1_D0+     | GND          | DSI3_D1+      | CSI0_D0+      | GND         | DSI2_D1+  |
| 30 | RSVD           | RSVD            | GND          | DSI3_CLK+    | DSI3_D1-      | GND           | DSI2_CLK+   | DSI2_D1-  |
| 31 | RSVD           | GND             | DSI3_D0+     | DSI3_CLK-    | GND           | DSI2_D0+      | DSI2_CLK-   | GND       |
| 32 | RSVD           | RSVD            | DSI3_D0-     | GND          | DSI1_D1+      | DSI2_D0-      | GND         | DSI0_D1+  |
| 33 | DP1_HPD        | HDMI_CEC        | GND          | DSI1_CLK+    | DSI1_D1-      | GND           | DSIO_CLK+   | DSIO_D1-  |
| 34 | DP1_AUX_CH-    | DP0_AUX_CH-     | DSI1_D0+     | DSI1_CLK-    | GND           | DSI0_D0+      | DSIO_CLK-   | GND       |
| 35 | DP1_AUX_CH+    | DP0_AUX_CH+     | DSI1_D0-     | GND          | DP1_TX3-      | DSI0_D0-      | GND         | DP0_TX3-  |
| 36 | USB0_OTG_ID    | DP0_HPD         | GND          | DP1_TX2-     | DP1_TX3+      | GND           | DP0_TX2-    | DP0_TX3+  |
| 37 | GND            | USB0_VBUS_DET   | DP1_TX1-     | DP1_TX2+     | GND           | DP0_TX1-      | DP0_TX2+    | GND       |
| 38 | USB1_D+        | GND             | DP1_TX1+     | GND          | DP1_TX0-      | DP0_TX1+      | GND         | DP0_TX0-  |
| 39 | USB1_D-        | USB0_D+         | GND          | PEX_RFU_TX+  | DP1_TX0+      | GND           | PEX_RFU_RX+ | DP0_TX0+  |
| 40 | GND            | USB0_D-         | PEX2_TX+     | PEX_RFU_TX-  | GND           | PEX2_RX+      | PEX_RFU_RX- | GND       |
| 41 | PEX2_REFCLK+   | GND             | PEX2_TX-     | GND          | PEX1_TX+      | PEX2_RX-      | GND         | PEX1_RX+  |
| 42 | PEX2_REFCLK-   | USB2_D+         | GND          | USB_SS1_TX+  | PEX1_TX-      | GND           | USB_SS1_RX+ | PEX1_RX-  |
| 43 | GND            | USB2_D-         | USB_SSO_TX+  | USB_SS1_TX-  | GND           | USB_SSO_RX+   | USB_SS1_RX- | GND       |
| 44 | PEXO_REFCLK+   | GND             | USB_SSO_TX-  | GND          | PEXO_TX+      | USB_SSO_RX-   | GND         | PEXO_RX+  |
| 45 | PEXO_REFCLK-   | PEX1_REFCLK+    | GND          | SATA_TX+     | PEXO_TX-      | GND           | SATA_RX+    | PEXO_RX-  |
| 46 | RESET_OUT#     | PEX1_REFCLK-    | PEX2_CLKREQ# | SATA_TX-     | GND           | GBE_LINK1000# | SATA_RX-    | GND       |
| 47 | RESET_IN#      | GND             | PEX1_CLKREQ# | SATA_DEV_SLP | GBE_LINK_ACT# | GBE_MDI1+     | GND         | GBE_MDI3+ |
| 48 | CARRIER_PWR_ON | RSVD            | PEX0_CLKREQ# | PEX_WAKE#    | GBE_MDI0+     | GBE_MDI1-     | GBE_MDI2+   | GBE_MDI3- |
| 49 | CHARGER_PRSNT# | RSVD            | PEXO_RST#    | PEX2_RST#    | GBE_MDI0-     | GND           | GBE_MDI2-   | GND       |
| 50 | VDD_RTC        | POWER_BTN#      | RSVD         | RSVD         | PEX1_RST#     | GBE_LINK100#  | GND         | RSVD      |

| -  | ~~ | -  | _ |
|----|----|----|---|
| Lе | ge | 11 | u |

| Ground | Power | Not available on Jetson | Reserved | Unassigned on carrier |  |
|--------|-------|-------------------------|----------|-----------------------|--|
|        |       | TX1                     |          | board                 |  |

#### Notes:

- RSVD (Reserved) pins on Jetson TX2 must be left unconnected.
   Signals starting with "GPIO\_" are standard GPIOs that have been assigned recommended usage. If the assigned usage is required in a design it is recommended the matching GPIO be used. If the assigned usage is not required, the pins may be used as GPIOs for other purposes.



**Caution** 

Jetson TX2 is not hot-pluggable. Before installing or removing the module, the main power supply (to VDD\_IN pins) must be disconnected and adequate time (recommended > 1 minute) must be allowed for the various power rails to fully discharge.

Table 5. Jetson TX2 Power & System Pin Descriptions

| Pin# | Jetson TX2 Pin Name | Tegra Signal             | Usage/Description                                                                                                                                                                                                                                                                                                                           | Usage on the<br>Carrier Board                | Direction | Pin Type                           |
|------|---------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------|------------------------------------|
| A1   | VDD_IN              |                          |                                                                                                                                                                                                                                                                                                                                             |                                              |           |                                    |
| A2   | VDD_IN              |                          |                                                                                                                                                                                                                                                                                                                                             |                                              |           |                                    |
| B1   | VDD_IN              |                          | Main power – Supplies PMIC & external supplies                                                                                                                                                                                                                                                                                              | Main DC input                                | Input     | 5.5V-19.6V                         |
| B2   | VDD_IN              | _                        | I walli power – supplies Pivile & external supplies                                                                                                                                                                                                                                                                                         | Main DC Input                                | iliput    | 3.34-19.04                         |
| C1   | VDD_IN              |                          |                                                                                                                                                                                                                                                                                                                                             |                                              |           |                                    |
| C2   | VDD_IN              |                          |                                                                                                                                                                                                                                                                                                                                             |                                              |           |                                    |
| C7   | BATLOW#             | (PMIC_GPIO6)             | Battery Low (PMIC GPIO)                                                                                                                                                                                                                                                                                                                     |                                              | Input     | CMOS – 1.8V                        |
| A48  | CARRIER_PWR_ON      | -                        | Carrier Power On. Used as part of the power up sequence.<br>The module asserts this signal when it is safe for the carrier<br>board to power up.                                                                                                                                                                                            |                                              | Output    | Open-Collector – 3.3V              |
| В7   | CARRIER_STBY#       | SOC_PWR_REQ              | Carrier Board Standby: The module drives this signal low when it is in the standby power state.                                                                                                                                                                                                                                             |                                              | Output    | CMOS – 1.8V                        |
| A49  | CHARGER_PRSNT#      | (PMIC ACOK)              | Charger Present. Connected on module to PMIC ACOK through FET & 4.7k $\Omega$ resistor. PMIC ACOK has 100k $\Omega$ pull-up internally to MBATT (VDD_5V0_SYS). Can optionally be used to support auto-power-on where the module platform will power-on when the main power source is connected instead of waiting for a power button press. | System                                       | Input     | MBATT level – 5.0V<br>(see note 2) |
| A7   | CHARGING#           | (PMIC GPIO5)             | Charger Interrupt                                                                                                                                                                                                                                                                                                                           |                                              | Input     | CMOS – 1.8V                        |
| C16  | FAN_PWM             | GPIO_SEN6                | Fan PWM                                                                                                                                                                                                                                                                                                                                     | F                                            | Output    | CMOS – 1.8V                        |
| B17  | FAN_TACH            | UART5_TX                 | Fan Tachometer                                                                                                                                                                                                                                                                                                                              | Fan                                          | Input     | CMOS – 1.8V                        |
| E1   | FORCE_RECOV#        | GPIO_SW1                 | Force Recovery strap pin                                                                                                                                                                                                                                                                                                                    |                                              | Input     | CMOS – 1.8V                        |
| B50  | POWER_BTN#          | POWER_ON / (PMIC<br>ENO) | Power Button. Used to initiate a system power-on. Connected to PMIC ENO which has internal $10K\Omega$ Pull-up to VDD_5V0_SYS. Also connected to Tegra POWER_ON pin through Diode with $100k\Omega$ pull-up to VDD_1V8_AP near Tegra.                                                                                                       |                                              | Input     | CMOS – 5.0V<br>(see note 2)        |
| A47  | RESET_IN#           | (PMIC NRST_IO)           | Reset In. System Reset driven from PMIC to carrier board for devices requiring full system reset. Also driven from carrier board to initiate full system reset (i.e. RESET button). A pullup is present on module.                                                                                                                          | System                                       | Bidir     | Open Drain, 1.8V                   |
| A46  | RESET_OUT#          | SYS_RESET_N              | Reset Out. Reset from PMIC (through diodes) to Tegra & eMMC reset pins. Driven from carrier board to force reset of Tegra & eMMC (not PMIC). A pull-up is present on module.                                                                                                                                                                |                                              | Bidir     | CMOS – 1.8V                        |
| E2   | SLEEP#              | GPIO_SW2                 | Sleep Request to the module from the carrier board. A pull-<br>up is present on the module.                                                                                                                                                                                                                                                 | Sleep (VOL<br>DOWN) button                   | Input     | CMOS – 1.8V<br>(see note 2)        |
| В8   | VIN_PWR_BAD#        | -                        | VDD_IN Power Bad. Carrier board indication to the module that the VDD_IN power is not valid. Carrier board should deassert this (drive high) only when VDD_IN has reached its required voltage level and is stable. This prevents Tegra from powering up until the VDD_IN power is stable.                                                  | System                                       | Input     | CMOS – 5.0V                        |
| C9   | WDT_TIME_OUT#       | GPIO_SEN7                | Watchdog Timeout                                                                                                                                                                                                                                                                                                                            |                                              | Input     | CMOS – 1.8V                        |
| A50  | VDD_RTC             | (PMIC BBATT)             | Real-Time-Clock. Optionally used to provide back-up power for RTC. Connects to Lithium Cell or super capacitor on Carrier Board. PMIC is supply when charging cap or coin cell. Super cap or coin cell is source when system is disconnected from power.                                                                                    | Battery Back-up<br>using Super-<br>capacitor | Bidir     | 1.65V-5.5V                         |
| C8   | BATT_OC             | BATT_OC                  | Battery Over-current (& Thermal) warning                                                                                                                                                                                                                                                                                                    |                                              | Bidir     | CMOS – 1.8V                        |

Note:

- 1. Power efficiency is higher when the input voltage is lower, such as 9V or 12V. At very low voltages (close to the 5.5V minimum), the power supported by some of the supplies may be reduced.
- 2. These pins are handled as Open-Drain on the carrier board.



Figure 1. Power Block Diagram



## 3.1 Supply Allocation

Table 6 Jetson TX2 Internal Power Subsystem Allocation

| Power Rails        | Usage                                                   | (V)       | Power Supply          | Source           |
|--------------------|---------------------------------------------------------|-----------|-----------------------|------------------|
| VDD_5V0_SYS        | Supplies various switchers & load switches that power   | 5.0       | 5V DC-DC              | VDD_IN           |
|                    | the various circuits & peripherals on Jetson TX2.       |           |                       |                  |
| VDD_CPU            | Tegra MCPU/BCPU                                         | 1.0 (Var) | OpenVREG (uP1666QQKF) | VDD_5V0_SYS      |
| VDD_GPU & VDD_SRAM | Tegra GPU & SRAM                                        | 1.0 (Var) | OpenVREG (uP1666QQKF) | VDD_5V0_SYS      |
| VDD_SOC (CORE)     | Tegra Core                                              | 1.0 (Var) | OpenVREG (uP1666QQKF) | VDD_5V0_SYS      |
| VDD_DDR_1V1_PMIC   | LPDDR4                                                  | 1.125     | PMIC Switcher SD0     | VDD_5V0_SYS      |
| AVDD_DSI_CSI_1V2   | Source for some DSI/CSI blocks                          | 1.2       | PMIC Switcher SD1     | VDD_5V0_SYS      |
| VDD_1V8            | Tegra, eMMC, WLAN                                       | 1.8       | PMIC Switcher SD2     | VDD_5V0_SYS      |
| VDD_3V3_SYS        | Supplies various LDOs & load switches that in turn      | 3.3       | PMIC Switcher SD3     | VDD_5V0_SYS      |
|                    | power the various circuits & peripherals on Jetson TX2. |           |                       |                  |
| VDDIO_3V3_AOHV     | Tegra VDDIO_AO_HV rail                                  | 3.3       | PMIC LDO 2            | VDD_5V0_SYS      |
| VDDIO_SDMMC1_AP    | Tegra SD Card I/O rail                                  | 1.8/3.3   | PMIC LDO 3            | VDD_5V0_SYS      |
| VDD_RTC (See note) | Tegra Real Time Clock/Always-on Rail                    | 1.0 (Var) | PMIC LDO 4            | VDD_1V8          |
| VDDIO_SDMMC3_AP    | Tegra SDIO rail                                         | 1.8/3.3   | PMIC LDO 5            | VDD_5V0_SYS      |
| VDD_HDMI_1V05      | Tegra HDMI / DP rail                                    | 1.0       | PMIC LDO 7            | AVDD_DSI_CSI_1V2 |
| VDD_PEX_1V05       | Tegra PCIe / USB 3.0 / SATA rail                        | 1.0       | PMIC LDO 8            | AVDD_DSI_CSI_1V2 |
| VDD_1V8_AP (&      | Main 1.8V Tegra rail                                    | 1.8       | Load Switch           | VDD_1V8          |
| VDD 1V8 AP PLL)    |                                                         |           |                       |                  |

**Note:** This is the Tegra supply, and should not be confused with Jetson TX2 VDD\_RTC pin which is the supply that connects to the PMIC BBATT pin to keep the Real-Time Clock powered.

## 3.2 Main Power Sources/Supplies

The figure below shows the power connections used on the carrier board, including the DC Jack which connects to the 5.5V-19.6V AC/DC adapter, and the main 5.0V, 3.3V and 1.8V supplies. Also shown are the power control signals that are used to enable these supplies, or are used to communicate power sequence information to Jetson TX2 or other circuitry on the carrier board (i.e. discharge circuits).



Figure 2. Main Power Source/Supply Connections



**Note** The figure above is a high-level representation of the connections involved. Refer to the Jetson TX1/TX2 carrier board reference design for details.

## 3.3 Power Sequencing

In order to ensure reliable and consistent power up sequencing, the pins VIN\_PWR\_BAD#, CARRIER\_PWR\_ON, and RESET\_OUT# on Jetson TX2 connector should be connected and used as described below:

VIN\_PWR\_BAD# signal is generated by the Carrier Board and passed to Jetson TX2 to keep the Tegra processor powered off until the VDD\_IN supply is stable and it is possible to power up any standby circuits on Jetson TX2. This signal prevents the Tegra processor from powering up prematurely before the Carrier Board has charged up its decoupling capacitors and power to Jetson TX2 is stable

CARRIER\_PWR\_ON signal is generated by Jetson TX2 and passed to the Carrier Board to indicate that Jetson TX2 is powered up and that the power up sequence for the Carrier Board circuits can begin.

RESET\_OUT# is de-asserted by the Carrier Board after a period sufficient to allow the Carrier Board circuits to power up.

Figure 3. Power Up Sequence



Note:

- 1. The 1.8V supply on the carrier board associated with MPIO pins common to Jetson TX2 must not be enabled unless the Jetson TX2 main 1.8V rail is on. In addition, the carrier board should keep RESET\_OUT# low until this 1.8V supply is valid. On the P2597, this is accomplished by connecting the VDD 1V8 supply PGOOD signal to RESET\_OUT#.
- 2. Inactive when both PMIC Reset is inactive (high) & VDD\_1V8 PGOOD is active (high)
- 3. During run time if any Jetson TX2 I/O rail is switched OFF or ON, the following sequences should be performed. Violating these sequences will result in extra in-rush current during the rail transition.
  - OFF Sequence: The associated NO\_IOPOWER bit in the PMC APBDEV\_PMC\_NO\_IOPOWER\_0 register must be enabled before the I/O Rail is powered OFF
  - ON Sequence. After an I/O Rail is powered ON, the associated NO\_IOPOWER bit in the PMC APBDEV\_PMC\_NO\_IOPOWER\_0 register needs to be cleared to the "disable" state

Table 7. Power Up Sequence Timing Relationships

| Timing           | Parameter                                                   | Min | Тур       | Max | Units | Notes |
|------------------|-------------------------------------------------------------|-----|-----------|-----|-------|-------|
| t <sub>1-2</sub> | VDD_IN On to POWER_BTN# Pull-up (PMIC) active               |     | 8.8       |     | ms    | 1     |
| t <sub>2-3</sub> | VDD_IN On to VIN_PWR_BAD# inactive                          |     | 54        |     | ms    | 2     |
| t <sub>3-4</sub> | VIN_PWR_BAD# inactive to POWER_BTN# active                  | 0   | See Notes |     | ms    | 3     |
| t <sub>4-5</sub> | POWER_BTN# active time                                      | 50  |           |     | ms    | 3     |
| t <sub>4-6</sub> | POWER_BTN# active to CARRIER_PWR_ON active                  |     | 38.6      |     | ms    |       |
| t <sub>5-6</sub> | Jetson TX2 System Power On to CARRIER_PWR_ON                |     | 8         |     | ms    |       |
| t <sub>6-7</sub> | CARRIER_PWR_ON active to Carrier Board System Power Enabled | 0   | 6.6       |     | ms    | 4     |
| t <sub>6-8</sub> | CARRIER_PWR_ON to On-Module PMIC Reset Inactive             |     | 77.4      |     | ms    | 5     |
|                  | RESET_IN# active time                                       | 50  |           |     | ms    | 6     |

Note:

- 1. Measured from VDD\_IN ramp start to POWER\_BTN# ramp start. Carrier board dependent.
- 2. Typical value using NVIDIA P2597, measured from VDD\_IN ramp start to VIN\_PWR\_BAD# inactive start. Carrier board dependent.
- 3. User Dependent if POWER\_BTN# connected to button. Otherwise, carrier board dependent.
- 4. Typical value measured using NVIDIA P2597. Carrier board dependent
- 5. Typical value using P2597. Carrier board dependent.
- 6. User Dependent if RESET\_IN# connected to button. Otherwise, carrier board dependent. Not shown in Power up sequence figure.



Figure 4. Power Down Sequence (Controlled Case)



Table 8. Power Down Sequence Timing Relationships (Controlled Case)

Table 9. Power Down Sequence Timing Relationships (Controlled Case)

| Timing           | Parameter                                                               | Min | Тур  | Max | Units | Notes |
|------------------|-------------------------------------------------------------------------|-----|------|-----|-------|-------|
| t <sub>1-2</sub> | RESET_OUT# active to CARRIER_PWR_ON inactive                            |     | 3.76 |     | mS    | 1     |
| t <sub>2-3</sub> | CARRIER_PWR_ON inactive to carrier board system power off               |     | 0.46 |     | ms    | 2     |
| t <sub>2-4</sub> | CARRIER_PWR_ON inactive to Jetson TX2 System Power (main 1.8V rail) Off |     | 1.24 |     | mS    | 3     |

Note:

- 1. Measured from RESET\_OUT# active to CARRIER\_PWR\_ON to inactive ramp down start.
- 2. Typical value measured using NVIDIA P2597. Measured from CARRIER\_PWR\_ON to carrier board VDD\_1V8 ramp down start. Carrier board dependent.
- 3. Typical value measured using NVIDIA P2597. Measured from CARRIER\_PWR\_ON ramp down start to Jetson TX2 main 1.8V ramp down start.

Figure 5. Power Down Sequence (Uncontrolled Power Removal Case)



Table 10. Power Down Sequence Timing Relationships (Uncontrolled Power Removal Case)

| Timing         | Parameter                                                                                                                                                                                                                                 | Min | Тур | Max | Units | Notes                                                                                                                                                                           |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>1</sub> | VDD_IN Removed in uncontrolled manner                                                                                                                                                                                                     |     |     |     |       |                                                                                                                                                                                 |
| t <sub>2</sub> | VIN_PWR_BAD detection "sees" drop in VDD_IN & is asserted to start uncontrolled power-down sequence.  RESET_OUT# & CARRIER_PWR_ON are driven low via PMIC sequence soon after. Carrier board power & Jetson TX2 power begin to ramp down. |     |     |     |       | Carrier board power (mainly 1.8V rail associated with interface pins connected to Jetson TX2) should ramp down faster so it is off before the Jetson TX2 main 1.8V rail is off. |

Removal of the VDD\_IN/VDD\_MUX supply causes VIN\_PWR\_BAD# to go active which causes Jetson TX2 to initiate a controlled shut down. The controlled shut down takes ~20ms to complete so the internal PMIC supply needs to stay above ~2.9v for >~20ms. The USB0\_OTG\_ID pin is a pin which can be monitored to see the state of the internal PMIC supply level.



Figure 6. VIN\_PWR\_BAD# Detection Test Circuit for Uncontrolled Power-down Case



## 3.4 Power Discharge

In order to meet the Power Down requirements, discharge circuitry is required. In the figure below the DISCHARGE signal is generated, based on a transition of the CARRIER\_POWER\_ON signal or the removal of the main supply (VDD\_MUX/VDD\_IN). When DISCHARGE is asserted, VDD\_5V0\_IO\_SYS, VDD\_3V3\_SYS, VDD\_1V8 and VDD\_3V3\_SLP are forced to GND in a controlled manner. Removal of the VDD\_MUX supply also causes VIN\_PWR\_BAD# to go active which causes Jetson TX2 to initiate a controlled shut down.

Figure 7. Power Discharge



## 3.5 Power & Voltage Monitoring

#### 3.5.1 Power Monitor

Power monitors are provided on Jetson TX2. These monitor the main DC, CPU, GPU/SRAM, SOC (CORE) & DDR Supplies. The monitors will toggle a WARN (warning) output, or a CRIT (critical) output, depending on the power "seen" at the sense resistors and the thresholds set for each supply.



Figure 8. Power Monitor (GPU/SRAM, SOC & WLAN)



Figure 9. Power Monitor (VDD\_IN, CPU & DDR)



#### 3.5.2 Voltage Monitor

A voltage monitor circuit is implemented on Jetson TX2 to indicate if the main DC input rail, VDD\_IN, "droops" below an acceptable level. The device used will react quickly and generate an alert to one of the Tegra SOC\_THERM capable pins (VCOMP\_ALERT). The voltage monitor circuit is implemented with a fast voltage comparator supplied by VDD\_IN with a 1.8V (VDD\_1V8) reference common with the Tegra IO domain that receives the output signal. This device has an open drain active low output which is pulled low when the VDD\_IN voltage drops below the selected threshold.

Figure 10. Voltage Monitor Connections



Note: The threshold for VDD IN, determined by the voltage divider components used in the circuit above is 5.75V.



## 3.6 Deep Sleep Wake Considerations

Certain events are required to generate a wake condition. This can vary depending on operating system. Check platform design guide and reference schematics for specific connections by platform type.

Table 11. Jetson TX2 Signal Wake Events

| Potential Wake Event (Reference Design Signal)   | Jetson TX2 Pin Assigned | Wake # |
|--------------------------------------------------|-------------------------|--------|
| PCIe Wake Request (PEX_WAKE#)                    | PEX_WAKE#               | 1      |
| Bluetooth Wake AP (BT2_WAKE_AP – Secondary)      | GPIO13_BT_WAKE_AP       | 8      |
| WLAN Wake AP (WIFI_WAKE_AP - Secondary)          | GPIO10_WIFI_WAKE_AP     | 9      |
| Thermal/Over-current Warning                     | BATT_OC                 | 10     |
| Audio Codec Interrupt (AUD_INT_L)                | GPIO20_AUD_INT          | 12     |
| DP 0 Hot Plug Detect (DP_AUX_CH0_HPD)            | DP0_HPD                 | 19     |
| HDMI Consumer Electronic Control (HDMI_CEC)      | HDMI_CEC                | 20     |
| DP 1 Hot Plug Detect (DP_AUX_CH1_HPD)            | DP1_HPD                 | 21     |
| Camera Vertical Sync (CAM_VSYNC)                 | CAM_VSYNC               | 23     |
| POWER_BTN#                                       | POWER_BTN#              | 29     |
| Motion Interrupt (MOTION_INT)                    | GPIO9_MOTION_INT        | 46     |
| CAN 1 Error (CAN1_ERR)                           | CAN1_ERR                | 47     |
| CAN Wake (CAN_WAKE)                              | CAN_WAKE                | 48     |
| CAN 0 Error (CAN0_ERR)                           | CAN0_ERR                | 49     |
| Touch Interrupt (TOUCH_INT)                      | GPIO6_TOUCH_INT         | 51     |
| USB VBUS Detect (USB_VBUS_DET)                   | USB0_VBUS_DET           | 53     |
| GPIO Expansion 0 Interrupt (GPIO_EXP0_INT)       | GPIO_EXPO_INT           | 54     |
| Modem Wake AP (MDM_WAKE_AP)                      | GPIO16_MDM_WAKE_AP      | 55     |
| Battery Low (BATLOW#)                            | BATLOW#                 | 56     |
| GPIO Expansion 1 Interrupt (GPIO_EXP1_INT)       | GPIO_EXP1_INT           | 58     |
| USB Vbus Enable 0 (USB_VBUS_EN0)                 | USB_VBUS_EN0            | 61     |
| USB Vbus Enable 1 (USB_VBUS_EN1)                 | USB_VBUS_EN1            | 62     |
| Ambient Light Proximity Interrupt (ALS_PROX_INT) | GPIO8_ALS_PROX_INT      | 63     |
| Modem Coldboot (MDM_COLDBOOT)                    | GPIO18_MDM_COLDBOOT     | 64     |
| Force Recovery (FORCE_RECOV#)                    | FORCE_RECOV#            | 67     |
| Sleep (SLEEP_L)                                  | SLEEP#                  | 68     |

## 3.7 Optional Auto-Power-On Support

Jetson TX2 includes circuitry on the module to support Auto-Power-On. This allows the platform to power on when VDD\_IN is first powered, instead of waiting for a power button press. In order to enable this feature, the CHARGER\_PRSNT# pin should be tied to GND.

This section provides guidance for modifying a carrier board design to power the platform on when VDD\_IN is first powered, instead of waiting for a power button press. In order to power the system on without a power button, a specific sequence is required between the time the VDD\_IN power (5.5V-19.6V) is connected and the CHARGER\_PRSNT# pin on Jetson TX2 is driven low. The CHARGER\_PRSNT# pin connects to the Jetson TX2 PMIC and requires a minimum delay of 300ms from the point VDD\_IN reaches its minimum level (5.5V) before it can be driven low. Four options to meet this requirement and allow Auto-Power-On are described:

- Built-in Auto-Power-On circuit: Not available on Jetson TX1.
- Microcontroller: Recommended if a microcontroller is already being used to control power-on.
- Supervisor IC: Using a supervisor IC and related discrete devices to meet the sequencing requirements.
- Discrete Circuit: Circuit using only discrete devices to meet the sequencing requirements

#### **Built-in Auto-Power-On circuit**

Jetson TX2 includes circuitry on the module to support Auto-Power-On. In order to enable this feature, the CHARGER\_PRSNT# pin should be tied to GND. This option is not compatible with Jetson TX1 which does not have this circuitry.



If a microcontroller is already present on the carrier board and is used to power the system on when the main power source is connected, then it can be used to support Auto-Power-On with the following conditions:

- After the microcontroller is out of reset wait 300ms before driving CHARGER\_PRSNT# low or pulsing POWER\_BTN# low
- If the POWER\_BTN# pin is used, it should be held low for a time period between 50ms & 5sec.
- If the CHARGER\_PRSNT# pin is used, it should be held low for >200us

#### **Supervisor IC**

The figure below shows a circuit that includes a supervisor IC. This circuit meets the sequence requirement to leave CHARGER\_PRSNT# floating until VDD\_IN is on plus the delay mentioned above (>300ms) then driving the signal low. The circuit works across the full range of VDD\_IN (5.5V to 19.6V).



#### **Discrete Circuit**

The figure below shows a circuit using only discrete components. This circuit also meets the sequence requirement to keep CHARGER\_PRSNT# floating until VDD\_IN is on plus the delay mentioned above (>300ms) before driving it low. The circuit assumes the VDD\_IN ramp slew rate is faster than 7 V/S. In order to meet the full supported range for VDD\_IN (5.5V to 19.6V), the turn-on delay can be as long as 4sec. For a narrower VDD\_IN range, the delay can be optimized (reduced).





#### 4.0 GENERAL ROUTING GUIDELINES

#### **Signal Name Conventions**

The following conventions are used in describing the signals for Jetson TX2:

- Signal names use a mnemonic to represent the function of the signal. For example, Secure Digital Interface #3 Command signal is represented as SDCARD\_CMD, written in bold to distinguish it from other text. All active low signals are identified by a # or an underscore followed by capital N (\_N) after the signal name. For example, RESET\_IN# indicates an active low signal. Active high signals do not have the underscore-N (\_N) after the signal names. For example, SDCARD\_CMD indicates an active high signal. Differential signals are identified as a pair with the same names that end with \_P & \_N, just P & N or + & (for positive and negative, respectively). For example, USB1\_DP and USB1\_DN indicate a differential signal pair.
- I/O Type The signal I/O type is represented as a code to indicate the operational characteristics of the signal. The table below lists the I/O codes used in the signal description tables.

Table 12. Signal Type Codes

| Code     | Definition                              |
|----------|-----------------------------------------|
| Α        | Analog                                  |
| DIFF I/O | Bidirectional Differential Input/Output |
| DIFF IN  | Differential Input                      |
| DIFF OUT | Differential Output                     |
| I/O      | Bidirectional Input/Output              |
| I        | Input                                   |
| 0        | Output                                  |
| OD       | Open Drain Output                       |
| I/OD     | Bidirectional Input / Open Drain Output |
| P        | Power                                   |

#### **Routing Guideline Format**

The routing guidelines have the following format to specify how a signal should be routed.

- Breakout traces are traces routed from a BGA or other pin array, either to a point beyond the array, or to another layer where full normal spacing guidelines can be met. Breakout trace delay limited to 500 mils unless otherwise specified.
- After breakout, signal should be routed according to specified impedance for differential, single-ended, or both (for example: HDMI). Trace spacing to other signals also specified.
- Follow max & min trace delays where specified. Trace delays are typically shown in mm or in terms of signal delay
  in pico-seconds (ps) or both.
  - For differential signals, trace spacing to other signals must be larger of specified x dielectric height or interpair spacing
  - Spacing to other signals/pairs cannot be smaller than spacing between complementary signals (intra-pair).
  - Total trace delay depends on signal velocity which is different between outer (microstrip) & inner (stripline) layers of a PCB.



#### **Signal Routing Conventions**

Throughout this document, the following signal routing conventions are used:

SE Impedance (/ Diff Impedance) at x Dielectric Height Spacing

 Single-ended (SE) impedance of trace (along with differential impedance for diff pairs) is achieved by spacing requirement. Spacing is multiple of dielectric height. Dielectric height is typically different for microstrip & stripline.
 Note: 1 mil = 1/1000th of an inch.

Note: Trace spacing requirement applies to SE traces or differential pairs to other SE traces or differential pairs. It does not apply to traces making up a differential pair. For this case, spacing/trace widths are chosen to meet differential impedance requirement.

#### **General Routing Guidelines**

Pay close attention when routing high speed interfaces, such as HDMI/DP, USB 3.0, PCIe or DSI/CSI. Each of these interfaces has strict routing rules for the trace impedance, width, spacing, total delay, and delay/flight time matching. The following guidelines provide an overview of the routing guidelines and notations used in this document.

#### Controlled Impedance

Each interface has different trace impedance requirements & spacing to other traces. It is up to designer to calculate trace width & spacing required to achieve specified single-ended (SE) & differential (Diff) impedances. Unless otherwise noted, trace impedance values are ±15%.

#### Max Trace Lengths/Delays

Trace lengths/delays should include main PCB routing and any additional routing on a Flex/ secondary PCB segment connected to main PCB. The max length/delay should be from Jetson TX2 to the actual connector (i.e. USB, HDMI, SD Card, etc.) or device (i.e. onboard USB device, Display driver IC, camera imager IC, etc.)

#### Trace Delay/Flight Time Matching

Signal flight time is the time it takes for a signal to propagate from one end (driver) to other end (receiver). One way to get same flight time for signal within signal group is to match trace lengths within specified delay in the signal group.

- Total trace delay = Carrier PCB trace delay only. Do not exceed maximum trace delay specified.
- For six layers or more, it is recommended to match trace delays based on flight time of signals. For example, outer-layer signal velocity could be 150psi (ps/inch) & inner-layer 180psi. If one signal is routed 10 inches on outer layer & second signal is routed 10 inches in inner layer, difference in flight time between two signals will be 300ps! That is a big difference if required matching is 15ps (trace delay matching). To fix this, inner trace needs to be 1.7 inches shorter or outer trace needs to be 2 inches longer.
- In this design guide, terms such as intra-pair & inter-pair are used when describing differential pair delay.
   Intra-pair refers to matching traces within differential pair (for example, true to complement trace matching).
   Inter-pair matching refers to matching differential pairs average delays to other differential pairs average delays.

#### **General PCB Routing Guidelines**



Note: The requiements detailed in the Interface Signal Routing Requirements tables must be met for all interfaces implemented or proper operation cannot be guaranteed.



The Jetson TX2 allows multiple USB 3.0 & PCIe interfaces, and a single SATA interface to be brought out on the module. In some cases, these interfaces are multiplexed on some of the module pins. The tables below show several ways to bring out as many of the USB 3.0 or PCIe interfaces as possible to meet different design requirements. The first table covers many of the combinations possible on designs built around Jetson TX2 only. The second table covers the combinations possible for both Jetson TX2 and previous/future pin compatible modules.

Table 13. Jetson TX2 USB 2.0 Pin Descriptions

| Pin# | Jetson TX2 Pin Name | Tegra Signal | Usage/Description             | Usage on Carrier<br>Board | Direction | Pin Type          |
|------|---------------------|--------------|-------------------------------|---------------------------|-----------|-------------------|
| B40  | USB0_D-             | USB0_DN      | USB 2.0 Port 0 Data-          | USB 2.0 Micro AB          | Bidir     | USB PHY           |
| B39  | USB0_D+             | USB0_DP      | USB 2.0 Port 0 Data+          |                           | Bidir     |                   |
| A17  | USB0_EN_OC#         | USB_VBUS_EN0 | USB VBUS Enable/Overcurrent 0 |                           | Bidir     | Open Drain – 3.3V |
| A36  | USB0_OTG_ID         | (PMIC GPIO0) | USB 0 ID                      |                           | Input     | Analog            |
| B37  | USB0_VBUS_DET       | UART5_CTS    | USB 0 VBUS Detect             |                           | Input     | USB VBUS, 5V      |
| A39  | USB1_D-             | USB1_DN      | USB 2.0, Port 1 Data-         | USB 3.0 Type A            | Bidir     | USB PHY           |
| A38  | USB1_D+             | USB1_DP      | USB 2.0, Port 1 Data+         |                           | Bidir     |                   |
| A18  | USB1_EN_OC#         | USB_VBUS_EN1 | USB VBUS Enable/Overcurrent 1 |                           | Bidir     | Open Drain – 3.3V |
| B43  | USB2_D-             | USB2_DN      | USB 2.0, Port 2 Data-         | M.2 Key E                 | Bidir     | USB PHY           |
| B42  | USB2_D+             | USB2_DP      | USB 2.0, Port 2 Data+         |                           | Bidir     |                   |

Table 14. Jetson TX2 USB 3.0, PCle & SATA Pin Descriptions

| Pin# | Jetson TX2 Pin Name | Tegra Signal    | Usage/Description                                          | Usage on the Carrier<br>Board | Direction | Pin Type                                 |  |
|------|---------------------|-----------------|------------------------------------------------------------|-------------------------------|-----------|------------------------------------------|--|
| A44  | PEX0_REFCLK+        | PEX_CLK1P       | PCIe 0 Reference Clock+ (PCIe IF #0)                       |                               | Output    | PCIe PHY                                 |  |
| A45  | PEXO_REFCLK-        | PEX_CLK1N       | PCIe 0 Reference Clock – (PCIe IF #0)                      |                               | Output    | PCIE PHY                                 |  |
| C48  | PEXO_CLKREQ#        | PEX_LO_CLKREQ_N | PCIe 0 Clock Request (PCIe IF #0)                          |                               | Bidir     | Open Drain 3.3V, Pull-up on              |  |
| C49  | PEXO_RST#           | PEX_LO_RST_N    | PCIe 0 Reset (PCIe IF #0)                                  |                               | Output    | the module                               |  |
| H44  | PEXO_RX+            | PEX_RX4P        | PCIe 0 Lane 0 Receive+ (PCIe IF #0)                        |                               | Input     |                                          |  |
| H45  | PEXO_RX-            | PEX_RX4N        | PCIe 0 Lane 0 Receive— (PCIe IF #0)                        |                               | Input     |                                          |  |
| E44  | PEXO_TX+            | PEX_TX4P        | PCIe 0 Lane 0 Transmit+ (PCIe IF #0)                       |                               | Output    |                                          |  |
| E45  | PEXO_TX-            | PEX_TX4N        | PCIe 0 Lane 0 Transmit— (PCIe IF #0)                       |                               | Output    |                                          |  |
| G42  | USB_SS1_RX+         | PEX_RX2P        | USB SS 1 Receive+ (USB 3.0 Port #2 or PCIe IF #0 Lane 1)   |                               | Input     |                                          |  |
| G43  | USB_SS1_RX-         | PEX_RX2N        | USB SS 1 Receive— (USB 3.0 Port #2 or PCIe #0 Lane 1)      |                               | Input     |                                          |  |
| D42  | USB_SS1_TX+         | PEX_TX2P        | USB SS 1 Transmit+ (USB 3.0 Port #2 or PCIe IF #0 Lane 1)  |                               | Output    | PCIe PHY, AC-Coupled on<br>carrier board |  |
| D43  | USB_SS1_TX-         | PEX_TX2N        | USB SS 1 Transmit— (USB 3.0 Port #2 or PCIe #0 Lane 1)     | PCIe x4 Connector             | Output    |                                          |  |
| F40  | PEX2_RX+            | PEX_RX3P        | PCIe 2 Receive+ (PCIe IF #0 Lane 2 or PCIe IF #1 Lane 0)   |                               | Input     |                                          |  |
| F41  | PEX2_RX-            | PEX_RX3N        | PCle 2 Receive— (PCle IF #0 Lane 2 or PCle IF #1 Lane 0)   |                               | Input     |                                          |  |
| C40  | PEX2_TX+            | PEX_TX3P        | PCIe 2 Transmit+ (PCIe IF #0 Lane 2 or PCIe IF #1 Lane 0)  |                               | Output    |                                          |  |
| C41  | PEX2_TX-            | PEX_TX3N        | PCIe 2 Transmit – (PCIe IF #0 Lane 2 or PCIe IF #1 Lane 0) |                               | Output    |                                          |  |
| G39  | PEX_RFU_RX+         | PEX_RX1P        | PCIe RFU Receive+ (PCIe IF #0 Lane 3 or USB 3.0 Port #1)   |                               | Input     |                                          |  |
| G40  | PEX_RFU_RX-         | PEX_RX1N        | PCIe RFU Receive— (PCIe IF #0 Lane 3 or USB 3.0 Port #1)   |                               | Input     |                                          |  |
| D39  | PEX_RFU_TX+         | PEX_TX1P        | PCIe RFU Transmit+ (PCIe IF #0 Lane 3 or USB 3.0 Port #1)  |                               | Output    |                                          |  |
| D40  | PEX_RFU_TX-         | PEX_TX1N        | PCIe RFU Transmit – (PCIe IF #0 Lane 3 or USB 3.0 Port #1) |                               | Output    |                                          |  |
| D48  | PEX_WAKE#           | PEX_WAKE_N      | PCIe Wake                                                  | PCIe x4 conn & M.2            | Input     | Open Drain 3.3V, Pull-up on the module   |  |



| Pin# | Jetson TX2 Pin Name | Tegra Signal    | Usage/Description                                                       | Usage on the Carrier<br>Board | Direction | Pin Type                               |  |
|------|---------------------|-----------------|-------------------------------------------------------------------------|-------------------------------|-----------|----------------------------------------|--|
| B45  | PEX1_REFCLK+        | PEX_CLK3P       | PCIe Reference Clock 1+ (PCIe IF #2)                                    |                               | Output    | DCI DUN                                |  |
| B46  | PEX1_REFCLK-        | PEX_CLK3N       | PCIe Reference Clock 1– (PCIe IF #2)                                    | ]                             | Output    | PCIe PHY                               |  |
| C47  | PEX1_CLKREQ#        | PEX_L2_CLKREQ_N | PCIE 1 Clock Request (mux option - PCIe IF #2)                          | M.2 Key E                     | Bidir     | Open Drain 3.3V, Pull-up on the module |  |
| E50  | PEX1_RST#           | PEX_L2_RST_N    | PCIe 1 Reset (PCIe IF #2)                                               | ]                             | Output    | the module                             |  |
| H41  | PEX1_RX+            | PEX_RXOP        | PCIe 1 Receive+ (PCIe #2 Lane 0 muxed w/USB 3.0 Port #0)                |                               | Input     |                                        |  |
| H42  | PEX1_RX-            | PEX_RXON        | PCIe 1 Receive— (PCIe #2 Lane 0 muxed w/USB 3.0 Port #0)                | USB 3.0 Type A                | Input     | PCIe PHY, AC-Coupled on                |  |
| E41  | PEX1_TX+            | PEX_TX0P        | PCIe 1 Transmit+ (PCIe #2 Lane 0 muxed w/USB 3.0 Port #0)               | (Default) or M.2 Key E        | Output    | carrier board                          |  |
| E42  | PEX1_TX-            | PEX_TX0N        | PCIe 1 Transmit— (PCIe #2 Lane 0 muxed w/USB 3.0 Port #0)               |                               | Output    |                                        |  |
| A41  | PEX2_REFCLK+        | PEX_CLK2P       | PCIe 2 Reference Clock+ (PCIe IF #1)                                    |                               | Output    | PCIe PHY Open Drain 3.3V, Pull-up on   |  |
| A42  | PEX2_REFCLK-        | PEX_CLK2N       | PCIe 2 Reference Clock- (PCIe IF #1)                                    | l la contena d                | Output    |                                        |  |
| C46  | PEX2_CLKREQ#        | PEX_L1_CLKREQ_N | PCIE 2 Clock Request (PCIe IF #1)                                       | Unassigned                    | Bidir     |                                        |  |
| D49  | PEX2_RST#           | PEX_L1_RST_N    | PCIe 2 Reset (PCIe IF #1)                                               |                               | Output    | the module                             |  |
| F43  | USB_SSO_RX+         | PEX_RXOP        | USB SS 0 Receive+ (USB 3.0 Port #0 muxed w/PCIe #2 Lane 0)              |                               | Input     | USB SS PHY, AC-Coupled                 |  |
| F44  | USB_SSO_RX-         | PEX_RXON        | USB SS 0 Receive— (USB 3.0 Port #0 muxed w/PCIe #2 Lane 0)              |                               | Input     | (off the module)                       |  |
| C43  | USB_SSO_TX+         | PEX_TX0P        | USB SS 0 Transmit+ (USB 3.0 Port #0 muxed w/PCIe #2 Lane 0)             | USB 3.0 Type A                | Output    | USB SS PHY, AC-Coupled on              |  |
| C44  | USB_SSO_TX-         | PEX_TX0N        | USB SS 0 Transmit- (USB 3.0 Port #0 muxed w/PCIe #2 Lane 0)             |                               | Output    | carrier board                          |  |
| G45  | SATA_RX+            | PEX_RX5P        | SATA Receive+                                                           |                               | Input     |                                        |  |
| G46  | SATA_RX-            | PEX_RX5N        | SATA Receive-                                                           | 1                             | Input     | SATA PHY, AC-Coupled on                |  |
| D45  | SATA_TX+            | PEX_TX5P        | SATA Transmit+                                                          | SATA Connector                | Output    | carrier board                          |  |
| D46  | SATA_TX-            | PEX_TX5N        | SATA Transmit-                                                          | JATA COMMECTOR                | Output    |                                        |  |
| D47  | SATA_DEV_SLP        | PEX_L2_CLKREQ_N | SATA Device Sleep or PEX1_CLKREQ# (PCle IF #2) depending on Mux setting |                               | Input     | Open Drain 3.3V, Pull-up on the module |  |

Table 15. Jetson TX2 USB 3.0, PCle & SATA Lane Mapping Configurations

|                   | Jetson TX2 Pin Names                |                 | PEX1    | PEX_RFU  | PEX2     | USB_SS1   | PEX0      | USB_SSO<br>(see note 1) | SATA          |        |
|-------------------|-------------------------------------|-----------------|---------|----------|----------|-----------|-----------|-------------------------|---------------|--------|
|                   |                                     | Tegr            | a Lanes | Lane 0   | Lane 1   | Lane 3    | Lane 2    | Lane 4                  | (600 11000 2) | Lane 5 |
|                   | Avail. Out                          | tputs from Jets | on TX2  |          |          |           |           |                         |               |        |
| Configs           | USB 3.0                             | PCle            | SATA    |          |          |           |           |                         |               |        |
| 1                 | 0                                   | 1x1 + 1x4       | 1       | PCIe#2_0 | PCIe#0_3 | PCIe#0_2  | PCle#0_1  | PCIe#0_0                |               | SATA   |
| 2 (CB<br>Default) | 1                                   | 1x4             | 1       |          | PCIe#0_3 | PCIe#0_2  | PCIe#0_1  | PCIe#0_0                | USB_SS#0      | SATA   |
| 3                 | 2                                   | 3x1             | 1       | PCIe#2_0 | USB_SS#1 | PCIe#1_0  | USB_SS#2  | PCIe#0_0                |               | SATA   |
| 4                 | 3                                   | 2x1             | 1       |          | USB_SS#1 | PCle#1_0  | USB_SS#2  | PCIe#0_0                | USB_SS#0      | SATA   |
| 5                 | 1                                   | 2x1 + 1x2       | 1       | PCIe#2_0 | USB_SS#1 | PCle#1_0  | PCle#0_1  | PCIe#0_0                |               | SATA   |
| 6                 | 2                                   | 1x1 + 1x2       | 1       |          | USB_SS#1 | PCle#1_0  | PCle#0_1  | PCIe#0_0                | USB_SS#0      | SATA   |
| Default           | Default Usage on CB (carrier board) |                 |         |          |          | X4 PCIe C | Connector | •                       | USB 3 Type A  | SATA   |

#### Note:

- 1. PCIe interface #2 can be brought to the PEX1 pins, or USB 3.0 port #1 to the USB\_SS0 pins on Jetson TX2 depending on the setting of a multiplexor on the module. The selection is controlled by QSPI\_IO2 configured as a GPIO.
- 2. Jetson TX2 has been designed to enable use cases listed in the table above. However, released Software may not support all configurations, nor has every configuration been validated.
  - Configuration #1 & 2 represent the supported and validated Jetson TX2 Developer Kit configurations. These
    configurations are supported by the released Software, and the PCIe, USB 3.0, and SATA interfaces have been
    verified on the carrier board.
- 3. The cell colors highlight the different PCIe interfaces and USB 3.0 ports. Three shades of green are used for PCIe interfaces #[2:0]. Three shades of blue are used for USB 3.0 ports #[2:0]. SATA is highlighted in orange.



- 4. Any x4 configuration can be used as a single x2 using only lanes 0 & 1 or a single x1 using only lane 0. Any x2 configuration can be used as a single x1 using only lane 0.
- 5. In order to ease routing, the order of lanes for PCIe #0 can either be as shown above, or the reverse (i.e., PCIE#0\_3 on PEX0, PCIE#0\_2 on USB\_SS1, PCIE#0\_1 on PEX2 & PCIE#0\_0 on PEX\_RFU).

Table 16. Backward Compatible USB 3.0, PCIe & SATA Lane Mapping Configurations

|                                     |          | Module Pin    | Names  | PEX1    | PEX_RFU    | PEX2      | USB_SS1    | PEX0         | USB_SS0    | SATA |
|-------------------------------------|----------|---------------|--------|---------|------------|-----------|------------|--------------|------------|------|
|                                     | Avail. O | utputs from M | odule  |         |            |           |            |              |            |      |
| Configs                             | USB 3.0  | PCle          | SATA   |         |            |           |            |              |            |      |
| Α                                   | 0        | 1x1 + 1x4     | 1      | PCle x1 | PCle x4 L3 | PClex4 L2 | PClex4 L1  | PClex4 L0    |            | SATA |
| B (CB<br>Default)                   | 1        | 1x4           | 1      |         | PCIe x4 L3 | PClex4 L2 | PClex4 L1  | PClex4 L0    | USB_SS (1) | SATA |
| С                                   | 1        | 2x1           | 1      | PCle x1 |            |           | USB_SS (2) | PClex4 L0    |            | SATA |
| D                                   | 2        | 1x1           | 1      |         |            |           | USB_SS (2) | PClex4 L0    | USB_SS (1) | SATA |
| Default Usage on CB (carrier board) |          |               | Unused |         | X4 PCIe C  | Connector |            | USB 3 Type A | SATA       |      |

Note: See notes under Table 15 related to color coding, PCle x2/x1 support & lane reversal.

#### 5.1 USB

Figure 11 USB Connection Example



Note:

- 1. Common mode filters on USB[2:0]\_DP/DN (USB 2.0 interfaces) are optional. Place only as needed if EMI is an issue. Common mode filters on USB3\_TX/RX\_P/N signals are not recommended. If common mode devices are placed, they must be selected to minimize the impact to signal quality, which must meet the USB spec. signal requirements. See the Common Mode Choke requirements in the USB 3.0 Interface Signal Routing Requirements table.
- If USB 3.0 is routed to a connector, only AC caps on Jetson TX2 TX lines are required. If routed directly to a peripheral, AC caps are needed for both Jetson TX2 TX lines (connected to device RX) & Device TX lines (connected to Jetson TX2 RX).
- 3. USB0 must be available to use as USB Device for USB Recovery Mode.
- 4. Connector used must be USB-IF certified if USB 3.0 implemented.



These requirements apply to the USB 2.0 controller PHY interfaces: USB[2:0]\_D-/D+

Table 17. USB 2.0 Interface Signal Routing Requirements

| Parameter             |                                                                                    | Requirement                   | Units       | Notes                                                                                       |
|-----------------------|------------------------------------------------------------------------------------|-------------------------------|-------------|---------------------------------------------------------------------------------------------|
| Max Frequency (High   | n Speed) Bit Rate/UI period/Frequency                                              | 480/2.083/240                 | Mbps/ns/MHz |                                                                                             |
| Max Loading           | High Speed / Full Speed / Low Speed                                                | 10 / 150 / 600                | pF          |                                                                                             |
| Reference plane       |                                                                                    | GND                           |             |                                                                                             |
| Trace Impedance       | Diff pair / Single Ended                                                           | 90 / 50                       | Ω           | ±15%                                                                                        |
| Via proximity (Signal | to reference)                                                                      | < 3.8 (24)                    | mm (ps)     | See Note 2                                                                                  |
| Max Trace Delay       | With CMC or SW (Microstrip / Stripline) Without CMC or SW (Microstrip / Stripline) | 900/1050 (6)<br>1350/1575 (9) | ps (in)     | Prop delay assumption: 175ps/in.<br>for stripline, 150ps/in. for<br>microstrip). See Note 3 |
| Max Intra-Pair Skew   | between USBx_D+ & USBx_D-                                                          | 7.5                           | ps          |                                                                                             |

Note:

- If portion of route is over a flex cable this length should be included in the Max Trace Delay/Length calculation & 85Ω
   Differential pair trace impedance is recommended.
- 2. Up to 4 signal Vias can share a single **GND** return Via.
- 3. CMC = Common-Mode-Choke. SW = Analog Switch
- 4. Adjustments to the USB drive strength, slew rate, termination value settings should not be necessary, but if any are made, they MUST be done as an offset to default values instead of overwriting those values.

#### **USB 3.0 Design Guidelines**

The following requirements apply to the USB 3.0 PHY interfaces

Table 18. USB 3.0 Interface Signal Routing Requirements

| Parameter                          |                          | Requirement     | Units      | Notes                                                      |
|------------------------------------|--------------------------|-----------------|------------|------------------------------------------------------------|
| Specification                      |                          |                 |            |                                                            |
| Data Rate / UI period              |                          | 5.0 / 200       | Gbps / ps  |                                                            |
| Max Number of Loads                |                          | 1               | load       |                                                            |
| Termination                        |                          | 90 differential | Ω          | On-die termination at TX & RX                              |
| Reference plane                    |                          | GND             |            |                                                            |
| Trace Impedance                    |                          |                 |            |                                                            |
| Trace Impedance                    | Diff pair / Single Ended | 85 / 45-55      | Ω          | ±15%                                                       |
| Trace Spacing                      |                          |                 |            |                                                            |
| Pair-Pair (inter-pair)             | Microstrip / Stripline   | 4x / 3x         | dielectric |                                                            |
| To plane & capacitor pad           | Microstrip / Stripline   | 4x / 3x         |            |                                                            |
| To unrelated high-speed signals    | Microstrip / Stripline   | 4x / 3x         |            |                                                            |
| Trace Length/Skew                  |                          |                 |            |                                                            |
| Breakout Region                    | Max trace delay          | 41.9            | ps         |                                                            |
|                                    | Trace width/spacing      | Minimum         |            | 4x or wider dielectric height spacing is preferred         |
| Max Trace Length                   |                          | 76.2 (480)      | mm (ps)    | Max length assume USB3 Tx voltage swing set at 0.8V        |
|                                    |                          |                 |            | MIN, length can increase if Tx swing increase.             |
| Max PCB Via distance from pin      |                          | 6.29 (41.9)     | mm (ps)    |                                                            |
| Max Within Pair (Intra-Pair) Skew  |                          | 0.15 (0.5)      | mm (ps)    |                                                            |
| Intra-pair matching between subs   | equent discontinuities   | 0.15 (0.5)      | mm (ps)    | Do trace length matching before hitting discontinuities    |
| Differential pair uncoupled length |                          | 6.29 (41.9)     | mm (ps)    |                                                            |
| AC Cap                             |                          |                 |            |                                                            |
| Value                              |                          | 0.1             | uF         | Smallest size preferred (i.e. 0201). See note under USB    |
|                                    |                          |                 |            | Connection Diagrams for details on when AC capacitors are  |
|                                    |                          |                 |            | required                                                   |
| Location (max distance to adjacen  | t discontinuities)       | 8 (53.22)       | mm (ps)    | The AC cap location should be located as close as possible |
|                                    |                          |                 |            | to nearby discontinuities                                  |
| Via                                |                          |                 |            |                                                            |
| Max Via Stub Length                |                          | 0.4             | mm         | long via stub requires review (IL & resonance dip check)   |
| Voiding                            |                          |                 |            |                                                            |
| AC cap pad voiding                 |                          |                 |            | Voiding the plane directly under the pad 3-4 mils larger   |
|                                    |                          |                 |            | than the pad size is recommended                           |



| Connector voiding                                                                 |                  |                                               | Voiding the ground below the footprint of signal lanes. 5.7mils larger than the print is                         |
|-----------------------------------------------------------------------------------|------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------|
|                                                                                   |                  |                                               | suggested.                                                                                                       |
| ESD                                                                               |                  |                                               |                                                                                                                  |
| Preferred device                                                                  |                  |                                               | Type: SEMTECH RClamp0524p. Optional. Place ESD component near connector                                          |
| Max Junction capacitance (IO to GND)                                              | 0.8              | pF                                            |                                                                                                                  |
| Location (Max distance to Connector)                                              | 8 (53)           | mm (ps)                                       |                                                                                                                  |
| Layout recommendations                                                            |                  |                                               | Gnd IN P¶ OUT P¶  RClamp0524P IN N¶ OUT N¶                                                                       |
| Common-mode Choke                                                                 |                  |                                               |                                                                                                                  |
| Preferred device                                                                  |                  |                                               | Type: TDK ACM2012D-900-2P. Only if needed. Place near connector. Refer to Common Mode Choke Requirement section. |
| Location - Max distance from to adjacent discontinuities – ex, connector, AC cap) | 8 (53)           | mm (ps)                                       | TDK ACM2012D-900-2P                                                                                              |
| Common-mode impedance @ 100MHz Min/Max                                            | 65/90            | Ω                                             | 1000                                                                                                             |
| Max Rdc                                                                           | 0.3              | Ω                                             | (3)00                                                                                                            |
| Differential TDR impedance                                                        | 90               | Ω @T <sub>R</sub> -<br>200ps<br>(10%-<br>90%) | 00 Deferential mode                                                                                              |
| Min Sdd21 @ 2.5GHz                                                                | 2.22             | dB                                            | T TOQUOTOS (MT 12)                                                                                               |
| Max Scc21 @ 2.5GHz                                                                | 19.2             | dB                                            | 1                                                                                                                |
| Component Order                                                                   |                  |                                               |                                                                                                                  |
| Component order                                                                   |                  |                                               | - Chip - AC cap (TX only) - Common mode choke - ESD - Connector:                                                 |
| Serpentine Minarchia Minarchia                                                    | 4                | diff notice                                   | C1 mount he taken come in andom to                                                                               |
| Min spacing between each turn Microstrip<br>Stripline                             | 4x<br>3x         | diff pair<br>pitch                            | S1 must be taken care in order to consider Xtalk to adjacent pair                                                |
| Min bend angle                                                                    | 135              | deg (α)                                       | ξα   Λ                                                                                                           |
| Dimension Min A Spacing Min B, C Length Min Jog Width                             | 4x<br>1.5x<br>3x | Trace<br>width                                | B 3w 3w 5 S1 < 2 S                                                                                               |

Note:

- 1. Up to 4 signal Vias can share a single **GND** return Via
- 2. Recommend trace length matching to <1ps before Vias or any discontinuity to minimize common mode conversion.
- 3. Place **GND** Vias as symmetrically as possible to data pair Vias.

#### **Common USB Routing Guidelines**

#### Guideline

If routing to USB device or USB connector includes a flex or 2<sup>nd</sup> PCB, the total routing including all PCBs/flexes must be used for the max trace & skew calculations.

Keep critical USB related traces away from other signal traces or unrelated power traces/areas or power supply components



#### Table 19. Jetson TX2 USB 2.0 Signal Connections

| Jetson TX2 Ball | Type | Termination                             | Description                                                     |
|-----------------|------|-----------------------------------------|-----------------------------------------------------------------|
| Name            |      |                                         |                                                                 |
| USB[2:0]_D+     | DIFF | 90Ω common-mode chokes close to         | USB Differential Data Pair: Connect to USB connector, Mini-Card |
| USB[2:0]_D-     | 1/0  | connector. ESD Protection between choke | Socket, Hub or other device on the PCB.                         |
|                 |      | & connector on each line to GND         |                                                                 |

#### Table 20. Miscellaneous USB 2.0 Signal Connections

| Jetson TX2 Pin | Type | Termination                                                           | Description                                                                                                                                     |
|----------------|------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Name           |      |                                                                       |                                                                                                                                                 |
| USB0_VBUS_DET  | A    | 100kΩ resistor to GND. See reference design for VBUS power filtering. | USBO VBus Detect: Connect to VBUS pin of USB connector receiving USBO_+/- interface. Also connects to VBUS power supply if host mode supported. |
| USB0_OTG_ID    | Α    |                                                                       | USB Identification: Connect to ID pin of USB OTG connector receiving USBO_P/M interface.                                                        |

#### Table 21. Jetson TX2 USB 3.0 Signal Connections

| Jetson TX2 Pin Nan | Jetson TX2 Pin Name Type |      | Termination                                      | Description                                         |  |
|--------------------|--------------------------|------|--------------------------------------------------|-----------------------------------------------------|--|
| USB_SSO_TX+/-      | (USB 3.0 Port #0)        | DIFF | Series 0.1uF caps. Common-mode chokes &          | USB 3.0 Differential Transmit Data Pairs: Connect   |  |
| PEX_RFU_TX+/-      | (USB 3.0 Port #1)        | Out  | ESD protection if these are used.                | to USB 3.0 connectors, hubs or other devices on the |  |
| USB_SS1_TX+/-      | (USB 3.0 Port #2)        |      |                                                  | PCB.                                                |  |
| USB_SSO_RX+/-      | (USB 3.0 Port #0)        | DIFF | If routed directly to a peripheral on the board, | USB 3.0 Differential Receive Data Pairs: Connect    |  |
| PEX_RFU_RX+/-      | (USB 3.0 Port #1)        | In   | AC caps are needed for the peripheral TX lines.  | to USB 3.0 connectors, hubs or other devices on the |  |
| USB_SS1_RX+/-      | (USB 3.0 Port #2)        |      | Common-mode chokes & ESD protection, if          | PCB.                                                |  |
|                    |                          |      | these are used.                                  |                                                     |  |

#### Table 22. Recommended USB observation (test) points for initial boards

| Test Points Recommended                                 | Location                                                                             |
|---------------------------------------------------------|--------------------------------------------------------------------------------------|
| One for each of the USB 2.0 data lines (D+/-)           | Near Jetson TX2 connector & USB device. USB connector pins can serve as test points. |
| One for each of the USB 3.0 output lines used (TXn_+/-) | Near USB device. USB connector pins can serve as test points                         |
| One for each of the USB 3.0 input lines (RX_+/-)        | Near Jetson TX2 connector.                                                           |

## 5.2 PCle

Jetson TX2 contains a PCIe (PEX) controller that supports up to 5 lanes, and 3 separate interfaces. This narrow, high-speed interface can be used to connect to a variety of high bandwidth devices.



Figure 12. PCIe Connection Example



#### **PCIE Design Guidelines**

Table 23. PCIE Interface Signal Routing Requirements

| Parameter                                        | Requirement | Units      | Notes                                |
|--------------------------------------------------|-------------|------------|--------------------------------------|
| Specification                                    |             |            |                                      |
| Data Rate / UI Period                            | 5.0 / 200   | Gbps / ps  | 2.5GHz, half-rate architecture       |
| Configuration / Device Organization              | 1           | Load       |                                      |
| Topology                                         | Point-point |            | Unidirectional, differential         |
| Termination                                      | 50          | Ω          | To <b>GND</b> Single Ended for P & N |
| Impedance                                        |             |            |                                      |
| Trace Impedance differential / Single Ended      | 85 / 50     | Ω          | ±15%. See note 1                     |
| Reference plane                                  | GND         |            |                                      |
| Spacing                                          |             |            |                                      |
| Trace Spacing (Stripline/Microstrip) Pair – Pair | 3x / 4x     | Dielectric |                                      |
| To plane & capacitor pad                         | 3x / 4x     |            |                                      |



| IIVIDIA.                                                             |                                                            | _                                     | ,                                                                             |  |
|----------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------|--|
| To unrelated high-speed signals                                      | 3x / 4x                                                    |                                       |                                                                               |  |
| Length/Skew                                                          |                                                            |                                       |                                                                               |  |
| Breakout region (Max Length)                                         | 41.9                                                       | ps                                    | Minimum width and spacing. 4x or wider dielectric height spacing is preferred |  |
| Max trace length                                                     | 5.5 (880)                                                  | in (ps)                               |                                                                               |  |
| Max PCB via distance from the BGA                                    | 41.9                                                       | ps                                    | Max distance from BGA ball to first PCB via.                                  |  |
| PCB within pair (intra-pair) skew                                    | 0.15 (0.5)                                                 | mm (ps)                               | Do trace length matching before hitting discontinuities                       |  |
| Within pair (intra-pair) matching between subsequent discontinuities | 0.15 (0.5)                                                 | mm (ps)                               |                                                                               |  |
| Differential pair uncoupled length                                   | 41.9                                                       | ps                                    |                                                                               |  |
| Via                                                                  |                                                            |                                       |                                                                               |  |
| Via placement                                                        | less than 1x the diff p                                    | air via pitch                         | data pair vias. <b>GND</b> via distance should be placed                      |  |
| Max # of Vias PTH Vias Micro-Vias                                    | 2 for TX traces & 2 for No requirement                     | r RX trace                            |                                                                               |  |
| Max Via stub length                                                  | 0.4                                                        | mm                                    | Longer via stubs would require review                                         |  |
| Routing signals over antipads                                        | Not allowed                                                |                                       |                                                                               |  |
| AC Cap                                                               |                                                            |                                       |                                                                               |  |
| Value Min/Max                                                        | 0.075 / 0.2                                                | uF                                    | Only required for TX pair when routed to connector                            |  |
| Location (max length to adjacent discontinuity)                      | 8                                                          | mm                                    | Discontinuity such as edge finger, component pad                              |  |
| Voiding                                                              | mils larger than the p<br>recommended.                     | ectly under the pad 3-4<br>ad size is |                                                                               |  |
| Serpentine                                                           |                                                            |                                       |                                                                               |  |
| Min spacing between each turn Microstrip Stripline                   | 4x<br>3x                                                   | diff pair pitch                       |                                                                               |  |
| Min bend angle                                                       | 135                                                        | deg (a)                               |                                                                               |  |
| Dimension Min A Spacing Min B, C Length Min Jog Width                | 4x<br>1.5x<br>3x                                           | Trace width                           | S1 must be taken care in order to consider Xtalk to adjacent pair             |  |
| MIsc.                                                                |                                                            |                                       |                                                                               |  |
| Routing signals over antipads                                        | Not allowed                                                |                                       |                                                                               |  |
| Routing over voids                                                   | When signal pair app                                       | roaches Vias, the maxima              | I trace length across the void on the plane is 50mil.                         |  |
| Connector                                                            |                                                            |                                       |                                                                               |  |
| Voiding                                                              | Voiding the plane dire mils larger than the p recommended. | ectly under the pad 5.7<br>ad size is |                                                                               |  |
| Keep critical PCIe traces such as PEX_TX/RX, TERMI                   | etc. away from other s                                     | ignal traces or unrelated             | power traces/areas or power supply components                                 |  |

#### Note:

- 1. The PCIe spec. has  $40-60\Omega$  absolute min/max trace impedance, which can be used instead of the  $50\Omega$ ,  $\pm$  15%.
- 2. If routing in the same layer is necessary, route group TX & RX separately without mixing RX/TX routes & keep distance between nearest TX/RX trace & RX to other signals 3x RX-RX separation.
- 3. For trace loss >= 0.7dB/in @ 2.5GHz, the max trace length should be 7 inches. To reduce trace loss, ensure the loss tangent of the dielectric material & roughness of the metal are tightly controlled.
- 4. The average of the differential signals is used for length matching.
- 5. Do length matching before Via transitions to different layers or any discontinuity to minimize common mode conversion.



### Table 24. PCIE Signal Connections

| Jetson TX2 Pin Name                                                                                               | Туре         | Termination                                                     | Description                                                                                                                                                                                               |
|-------------------------------------------------------------------------------------------------------------------|--------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCIe Interface #0 (x1 default                                                                                     | configuratio | n – x4 optional.                                                |                                                                                                                                                                                                           |
| PEX0_TX+/- (Lane 0) USB_SS1_TX+/- (Lane 1) PEX2_TX+/- (Lane 2)                                                    | DIFF OUT     | Series 0.1uF Capacitor                                          | Differential Transmit Data Pairs: Connect to TX_P/N pins of PCIe connector or RX_P/N pin of PCIe device through AC cap according to supported configuration. Default configuration (x1) uses only Lane 0. |
| PEX_RFU_TX+/- (Lane 3)  PEXO_RX_+/- (Lane 0)  USB_SS1_RX+/- (Lane 1)  PEX2_RX+/- (Lane 2)  PEX_RFU_RX+/- (Lane 3) | DIFF IN      | Series 0.1uF capacitors if device on main PCB.                  | Differential Receive Data Pairs: Connect to RX_P/N pins of PCIe connector or TX_P/N pin of PCIe device through AC cap according to supported configuration. Default configuration (x1) uses only Lane 0.  |
| PEXO_REFCLK+/-                                                                                                    | DIFF OUT     |                                                                 | Differential Reference Clock Output: Connect to REFCLK_P/N pins of PCIe device/connector                                                                                                                  |
| PEX0_CLKREQ#                                                                                                      | 1/0          | 56KΩ pullup to VDD_3V3_SYS on each line                         | PEX Clock Request for PEX0_REFCLK: Connect to CLKREQ pin on device/connector.                                                                                                                             |
| PEXO_RST#                                                                                                         | 0            | (exists on Jetson TX2)                                          | PEX Reset: Connect to PERST pin on device/connector.                                                                                                                                                      |
| PCIe Interface #1 (x1) – (Share                                                                                   | ed with PCIe | Interface #0 lane 2)                                            |                                                                                                                                                                                                           |
| PEX2_TX+/-                                                                                                        | DIFF OUT     | Series 0.1uF Capacitor                                          | Differential Transmit Data Pairs: Connect to TX+/— pins of PCle connector or RX_+/— pin of PCle device through AC cap according to supported configuration.                                               |
| PEX2_RX+/-                                                                                                        | DIFF IN      | Series 0.1uF capacitors if device on main PCB.                  | Differential Receive Data Pairs: Connect to RX_+/- pins of PCIe connector or TX_+/- pin of PCIe device through AC cap according to supported configuration.                                               |
| PEX2_REFCLK+/-                                                                                                    | DIFF OUT     |                                                                 | <b>Differential Reference Clock Output:</b> Connect to <b>REFCLK_+/</b> – pins of PCIe device/connector.                                                                                                  |
| PEX2_CLKREQ#                                                                                                      | I/O          | 56KΩ pullup to VDD_3V3_SYS on each line                         | PEX Clock Request for PEX2_REFCLK: Connect to CLKREQ pin on device/connector(s)                                                                                                                           |
| PEX2_RST#                                                                                                         | 0            | (exists on Jetson TX2)                                          | PEX Reset: Connect to PERST pin on device/connector.                                                                                                                                                      |
| PCIe Interface #2 (x1) – Muxe                                                                                     | d with USB   | 3.0 Port #0 on USB_SS0                                          |                                                                                                                                                                                                           |
| PEX1_TX+/-                                                                                                        | DIFF OUT     | Series 0.1uF Capacitor                                          | Differential Transmit Data Pairs: Connect to TX+/- pins of PCIe connector or RX_+/- pin of PCIe device through AC cap according to supported configuration.                                               |
| PEX1_RX+/-                                                                                                        | DIFF IN      | Series 0.1uF capacitors if device on main PCB.                  | <b>Differential Receive Data Pairs:</b> Connect to <b>RX_+/</b> – pins of PCIe connector or TX_+/– pin of PCIe device through AC cap according to supported configuration.                                |
| PEX1_REFCLK+/-                                                                                                    | DIFF OUT     |                                                                 | Differential Reference Clock Output: Connect to REFCLK_+/- pins of PCIe device/connector                                                                                                                  |
| PEX1_CLKREQ#                                                                                                      | I/O          | 56KΩ pullup to  VDD_3V3_SYS on each line (exists on Jetson TX2) | PEX Clock Request for PEX1_REFCLK: Connect to CLKREQ pin on device/connector(s)                                                                                                                           |
| PEX1_RST#                                                                                                         | 0            |                                                                 | PEX Reset: Connect to PERST pin on device/connector(s)                                                                                                                                                    |
| PEX_WAKE#                                                                                                         | I            | 56KΩ pullup to  VDD_3V3_SYS (exists on  Jetson TX2)             | PEX Wake: Connect to WAKE pins on devices or connectors                                                                                                                                                   |

Note: Check "Supported USB 3.0, PEX & SATA Interface Mappings" tables earlier in this section for PCIE IF mapping options.

### Table 25. Recommended PCle observation (test) points for initial boards

| Test Points Recommended                                    | Location                                                                 |
|------------------------------------------------------------|--------------------------------------------------------------------------|
| One for each of the PCIe <b>TX_+/</b> – output lines used. | Near PCIe device. Connector pins may serve as test points if accessible. |
| One for each of the PCIe <b>RX_+/</b> – input lines used.  | Near Jetson TX2 connector.                                               |



A Gen 2 SATA controller is implemented on Jetson TX2. The interface is brought to Jetson TX2 edge connector as shown in the figure below.

Figure 13. SATA Connection Example



#### **SATA Design Guidelines**

Table 26. SATA Signal Routing Requirements

| Parameter                             |                            | Requirement       | Units                                                                                 | Notes                                    |
|---------------------------------------|----------------------------|-------------------|---------------------------------------------------------------------------------------|------------------------------------------|
| Specification                         |                            |                   | •                                                                                     |                                          |
| Max Frequency                         | 3.0 / 333.3                | Gbps / ps         | 1.5GHz                                                                                |                                          |
| Topology                              |                            | Point to point    |                                                                                       | Unidirectional, differential             |
| Configuration / Device Organization   |                            | 1                 | load                                                                                  |                                          |
| Max Load (per pin)                    |                            | 0.5               | pf                                                                                    |                                          |
| Termination                           |                            | 100               | Ω                                                                                     | On die termination                       |
| Impedance                             |                            |                   |                                                                                       |                                          |
| Reference plane                       |                            | GND               |                                                                                       |                                          |
| Trace Impedance Differ                | ential Pair / Single Ended | 95 / 45-55        | Ω                                                                                     | ±15%                                     |
| Spacing                               |                            |                   |                                                                                       |                                          |
| Trace Spacing                         |                            |                   |                                                                                       |                                          |
| Pair-to-pair (inter-pair)             | Stripline / Microstrip     | 3x / 4x           | Dielectric                                                                            |                                          |
| To plane & capacitor pad              | Stripline / Microstrip     | 3x / 4x           |                                                                                       |                                          |
| To unrelated high-speed signals       | Stripline / Microstrip     | 3x / 4x           |                                                                                       |                                          |
| Length/Skew                           |                            |                   |                                                                                       |                                          |
| Breakout region                       | Max Length                 | 41.9              | ps                                                                                    | 4x or wider dielectric height spacing is |
|                                       | Spacing                    | Min width/spacing |                                                                                       | preferred                                |
| Max Trace Length/Delay                |                            | 76.2 (480)        | Mm (ps)                                                                               |                                          |
| Max PCB Via distance from pin         |                            | 6.29 (41.9)       | mm (ps)                                                                               |                                          |
| Max Within Pair (Intra-Pair) Skew     |                            | 0.15 (0.5)        | mm (ps)                                                                               |                                          |
| Intra-pair matching between subseque  | 0.15 (0.5)                 | mm (ps)           | Do trace length matching before hitting discontinuities                               |                                          |
| Differential pair uncoupled length    | 6.29 (41.9)                | mm (ps)           |                                                                                       |                                          |
| AC Cap                                |                            |                   |                                                                                       |                                          |
| AC Cap Value                          | 0.01 (0.012)               | uF                |                                                                                       |                                          |
| AC Cap Location (max distance from ad | 8 (53.22)                  | mm (ps)           | The AC cap location should be located as close as possible to nearby discontinuities. |                                          |
| Via                                   |                            |                   |                                                                                       |                                          |



|                                                                           |                                                    |                                                                  | D                                                                      |                                                        | 11.3.                                  |                                    |                                                 |  |
|---------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------|------------------------------------|-------------------------------------------------|--|
| Parameter                                                                 |                                                    |                                                                  | Requirement Units Notes                                                |                                                        |                                        |                                    |                                                 |  |
| GND Via Placement                                                         |                                                    | Place ground vias as symmetrically as possible to data pair vias |                                                                        |                                                        |                                        |                                    |                                                 |  |
| Nav. 4 of vice                                                            |                                                    |                                                                  | GND via distance should be placed less than 1x the diff pair via pitch |                                                        |                                        |                                    |                                                 |  |
| Max # of vias                                                             |                                                    |                                                                  | 3                                                                      |                                                        |                                        | If all are through-hole            |                                                 |  |
| Via stub length                                                           |                                                    |                                                                  | < 0.4                                                                  |                                                        | mm                                     |                                    |                                                 |  |
| Voiding                                                                   |                                                    |                                                                  |                                                                        |                                                        |                                        |                                    |                                                 |  |
| AC cap pad voiding                                                        |                                                    |                                                                  | Voiding th<br>recommer                                                 | •                                                      | y under the pac                        | l 3-4 mils larger thar             | 1 the pad size is                               |  |
| Connector voiding (Required)                                              |                                                    |                                                                  |                                                                        | The size of voiding can be same as the size of pin pad |                                        |                                    |                                                 |  |
| ESD                                                                       |                                                    |                                                                  |                                                                        |                                                        |                                        |                                    |                                                 |  |
| ESD protection device (Optional)                                          |                                                    |                                                                  | A design n                                                             | nay include the                                        | e footprints for l<br>cause effect on  |                                    | tion. The junction 's important to choose       |  |
|                                                                           |                                                    |                                                                  | for high sp                                                            |                                                        |                                        |                                    | e design is optimized<br>een well verified with |  |
| Max distance from ESD Device to Connector                                 |                                                    |                                                                  | 8 (53)                                                                 |                                                        | mm (ps)                                |                                    |                                                 |  |
|                                                                           |                                                    |                                                                  | OUT_PI IN_MI OUT_NI Gnd  RClamp0524P                                   |                                                        |                                        |                                    |                                                 |  |
| <u> </u>                                                                  |                                                    |                                                                  | KOI                                                                    | amposz4F <sub>a</sub>                                  |                                        |                                    |                                                 |  |
| Choke Professed devices                                                   |                                                    |                                                                  |                                                                        | 1                                                      | T TDV AC                               | M2012D 000 2D 0                    | al. if and all Disco                            |  |
| Preferred device                                                          |                                                    |                                                                  |                                                                        |                                                        |                                        | or. Refer to Commo                 | nly if needed. Place<br>on Mode Choke           |  |
| Location - Max distance from to adjacent discont – ex, connector, AC cap) | inuities                                           | 8 (53                                                            | )                                                                      | mm (ps)                                                | TDK ACM2012D-900-2P                    |                                    |                                                 |  |
| Common-mode impedance @ 100MHz                                            | Min/Max                                            | 65/9                                                             | )                                                                      | Ω                                                      |                                        |                                    |                                                 |  |
| Max Rdc Differential TDR impedance                                        | 0.3                                                |                                                                  |                                                                        | Ω<br>Ω @T <sub>R</sub> -<br>200ps<br>(10%-<br>90%)     | 1000 Common mode 100 Differential mode |                                    | orential mode                                   |  |
| Min Sdd21 @ 2.5GHz                                                        |                                                    | 2.22                                                             |                                                                        | dB                                                     |                                        |                                    |                                                 |  |
| Max Scc21 @ 2.5GHz                                                        |                                                    | 19.2                                                             |                                                                        | dB                                                     | 11                                     | 10 100<br>Fraguency/MHz)           | 1000 10000                                      |  |
| Cornentino                                                                |                                                    |                                                                  |                                                                        |                                                        | <u>L</u>                               | Frequency(MHz)                     |                                                 |  |
| Serpentine Min spacing between each turn                                  | NA:or-                                             | ctrin                                                            | Δv                                                                     |                                                        | diff pair                              | S1 must be                         |                                                 |  |
|                                                                           | Min spacing between each turn Microstrip Stripline |                                                                  |                                                                        | 4x<br>3x                                               |                                        | taken care in                      |                                                 |  |
| Min bend angle                                                            |                                                    |                                                                  | 135                                                                    |                                                        | deg (a)                                | order to                           | $\alpha$                                        |  |
| Dimension Min A Spacing Min B, C Length Min Jog Width                     |                                                    |                                                                  | 4x<br>1.5x<br>3x                                                       |                                                        | Trace width                            | consider Xtalk<br>to adjacent pair | B >3w   S   S1 < 2 S                            |  |
| MIsc.                                                                     |                                                    |                                                                  |                                                                        |                                                        | •                                      |                                    |                                                 |  |
|                                                                           | 14/h a                                             | cianal                                                           | nair annroad                                                           | shoc Viac mavi                                         | imal traco longt                       | h across void on pla               | no is 1 27mm                                    |  |
| Routing over voids                                                        | vynere                                             | Noise Coupling  Keep critical S  traces or unre                  |                                                                        |                                                        | illiai trace ieripi                    |                                    |                                                 |  |

Note: If routing to SATA device or SATA connector includes a flex or 2<sup>nd</sup> PCB, the total routing including all PCBs/flexes must be used for the max trace & skew calculations



### Table 27. SATA Signal Connections

| Jetson TX2 Pin Name | Туре     | Termination                | Description                                                      |
|---------------------|----------|----------------------------|------------------------------------------------------------------|
| SATA_TX+/-          | DIFF OUT | Series 0.01uF Capacitor    | Differential Transmit Data Pair: Connect to SATA+/- pins of SATA |
|                     |          |                            | device/connector through termination (capacitor)                 |
| SATA_RX+/-          | DIFF IN  | Series 0.01uF Capacitor    | Differential Receive Data Pair: Connect to SATA+/- pins of SATA  |
|                     |          |                            | device/connector through termination (capacitor)                 |
| SATA_DEV_SLP        | 0        | 1.8V to 3.3V level shifter | SATA Device Sleep: Connect through level shifter to matching pin |
|                     |          |                            | on device or connector (pin 10 of Connector show in example).    |

## Table 28. Recommended SATA observation (test) points for initial boards

| Test Points Recommended                       | Location                                                                 |
|-----------------------------------------------|--------------------------------------------------------------------------|
| One for each of the SATA_TX_+/- output lines. | Near SATA device. Connector pins may serve as test points if accessible. |
| One for each of the SATA_RX_+/- input lines.  | Near Jetson TX2 connector.                                               |



### 6.0 GIGABIT ETHERNET

Jetson TX2 integrates a BCM54610C1IMLG Ethernet PHY. The magnetics & RJ45 connector are implemented on the Carrier board. Contact Broadcom for the Carrier board placement/routing guidelines.

Table 29. Jetson TX2 Gigabit Ethernet Pin Descriptions

| Pin# | Jetson TX2 Pin Name | Tegra Signal | Usage/Description                   | Usage on Carrier<br>Board | Direction | Pin Type             |  |
|------|---------------------|--------------|-------------------------------------|---------------------------|-----------|----------------------|--|
| E47  | GBE_LINK_ACT#       | =            | GbE RJ45 connector Link ACT (LED0)  |                           | Output    |                      |  |
| F50  | GBE_LINK100#        | =            | GbE RJ45 connector Link 100 (LED1)  |                           | Output    | CMOS – 3.3V tolerant |  |
| F46  | GBE_LINK1000#       | =            | GbE RJ45 connector Link 1000 (LED2) |                           | Output    |                      |  |
| E49  | GBE_MDI0-           | _            | GbE Transformer Data 0–             |                           | Bidir     |                      |  |
| E48  | GBE_MDI0+           | -            | GbE Transformer Data 0+             |                           | Bidir     |                      |  |
| F48  | GBE_MDI1-           | =            | GbE Transformer Data 1– LAN         |                           | Bidir     |                      |  |
| F47  | GBE_MDI1+           | =            | GbE Transformer Data 1+             |                           | Bidir     | MDI                  |  |
| G49  | GBE_MDI2-           | -            | GbE Transformer Data 2–             |                           | Bidir     | MDI                  |  |
| G48  | GBE_MDI2+           | =            | GbE Transformer Data 2+             |                           | Bidir     |                      |  |
| H48  | GBE_MDI3-           | =            | GbE Transformer Data 3–             |                           | Bidir     |                      |  |
| H47  | GBE_MDI3+           | =            | GbE Transformer Data 3+             |                           | Bidir     |                      |  |

Figure 14. Ethernet Connections



Figure 15. Gigabit Ethernet Magnetics & RJ45 Connections



Note: The connections above match those used on the carrier board and are shown for reference.



### Table 30. Ethernet MDI Interface Signal Routing Requirements

| Parameter              |                          | Requirement | Units   | Notes                                                                                                                                |
|------------------------|--------------------------|-------------|---------|--------------------------------------------------------------------------------------------------------------------------------------|
| Reference plane        |                          | GND         |         |                                                                                                                                      |
| Trace Impedance        | Diff pair / Single Ended | 100 / 50    | Ω       | ±15%. Differential impedance target is 100 $\Omega$ . 90 $\Omega$ can be used if 100 $\Omega$ is not achievable                      |
| Min Trace Spacing (Pa  | air-Pair)                | 0.763       | mm      |                                                                                                                                      |
| Max Trace Length       |                          | 109 (690)   | mm (ps) |                                                                                                                                      |
| Max Within Pair (Intra | a-Pair) Skew             | 0.15 (1)    | mm (ps) |                                                                                                                                      |
| Number of Vias         |                          | minimum     |         | Ideally there should be no vias, but if required for breakout to Ethernet controller or magnetics, keep very close to either device. |

### **Table 31. Ethernet Signal Connections**

| Jetson TX2 Pin  | Type | Termination                                            | Description                                                        |
|-----------------|------|--------------------------------------------------------|--------------------------------------------------------------------|
| Name            |      |                                                        |                                                                    |
| GBE_MDI[3:0]+/- | DIFF | ESD device to GND per signal                           | Gigabit Ethernet MDI IF Pairs: Connect to Magnetics +/- pins       |
|                 | I/O  |                                                        |                                                                    |
| GBE_LINK_ACT    | 0    | 681Ω series resistor & 0.1uF capacitor to <b>GND</b>   | Gigabit Ethernet ACT: Connect to LED1C on Ethernet connector.      |
| GBE_LINK100     | 0    | 681Ω series resistor & 0.1uF capacitor to <b>GND</b> . | Gigabit Ethernet Link 100: Connect to LED2C on Ethernet connector. |
|                 |      | 10kΩ Pull-down to <b>GND</b> (exists on Jetson TX2)    | Pulldown part of strapping to use 3.3V PHY mode.                   |
| GBE_LINK1000    | 0    | 681Ω series resistor & 0.1uF capacitor to <b>GND</b>   | Gigabit Ethernet Link 1000: Connect to Link 1000 LED on conn.      |
| GBE CTREF       | na   |                                                        | Not used                                                           |

## Table 32. Recommended Gigabit Ethernet observation (test) points for initial boards

| Test Points Recommended                | Location                                      |
|----------------------------------------|-----------------------------------------------|
| One for each of the MDI[3:0]+/- lines. | Near Jetson TX2 connector & Magnetics device. |



Jetson TX2 designs can select from several display options including MIPI DSI & eDP for embedded displays, and HDMI or DP for external displays. Three display controllers are available, so the possible display combinations are:

- DP/HDMI + eDP + single/dual-link-DSI
- DP/HDMI + single-link-DSI + single-link-DSI
- DP/HDMI + DP/HDMI + single/dual-link-DSI

Table 33. Jetson TX2 Display General Pin Descriptions

| Pin# | Jetson TX2 Pin Name | Tegra Signal | Usage/Description        | Usage on Carrier Board | Direction | Pin Type    |
|------|---------------------|--------------|--------------------------|------------------------|-----------|-------------|
| A26  | GSYNC_HSYNC         | GPIO_DIS4    | GSYNC Horizontal Sync    |                        | Output    | CMOS – 1.8V |
| A27  | GSYNC_VSYNC         | GPIO_DIS2    | GSYNC Vertical Sync      |                        | Output    | CMOS – 1.8V |
| A25  | LCD_TE              | GPIO_DIS1    | Display Tearing Effect   |                        | Input     | CMOS – 1.8V |
| B26  | LCD_VDD_EN          | GPIO_EDP0    | Display VDD Enable       | Display Connector      | Output    | CMOS – 1.8V |
| B28  | LCD_BKLT_EN         | GPIO_DIS3    | Display Backlight Enable |                        | Output    | CMOS – 1.8V |
| B27  | LCD0_BKLT_PWM       | GPIO_DIS0    | Display Backlight PWM 0  |                        | Output    | CMOS – 1.8V |
| A24  | LCD1_BKLT_PWM       | GPIO_DIS5    | Display Backlight PWM 1  |                        | Output    | CMOS – 1.8V |

## 7.1 MIPI DSI

Jetson TX2 supports eight total MIPI DSI data lanes. Each data lane has a peak bandwidth up to 1.5Gbps. The lanes can be configured in Dual Link & Split Link modes. The following configurations are possible:

Dual Link Mode (Up to 8 PHY lanes):

- DSI-A (1x4) + DSI-C (1x4) to single display
- DSI-A (1x4) to one display, DSI-C (1x4) to a second display

Split Link Mode (Up to 8 PHY lanes):

- Two Links with 1-lane each: DSI-A(1x1) + DSI-B (1x1) or DSI-C (1x1) + DSI-D (1x1)
- Two Links with 2-lane each: DSI-A(1x2) + DSI-B (1x2) or DSI-C (1x2) + DSI-D (1x2)
- Four Links with 1-lane each: DSI-A(1x1) + DSI-B (1x1) + DSI-C (1x1) + DSI-D (1x1)
- Four Links with 2-lane each: DSI-A(1x2) + DSI-B (1x2) + DSI-C (1x2) + DSI-D (1x2)

Table 34. Jetson TX2 DSI Pin Descriptions

| Pin# | Jetson TX2 Pin Name | Tegra Signal | Usage/Description      | Usage on Carrier Board | Direction | Pin Type     |
|------|---------------------|--------------|------------------------|------------------------|-----------|--------------|
| G34  | DSI0_CLK-           | DSI_A_CLK_N  | Display, DSI 0 Clock-  |                        | Output    |              |
| G33  | DSI0_CLK+           | DSI_A_CLK_P  | Display, DSI 0 Clock+  |                        | Output    |              |
| F35  | DSI0_D0-            | DSI_A_D0_N   | Display, DSI 0 Data 0- |                        | Output    |              |
| F34  | DSI0_D0+            | DSI_A_D0_P   | Display, DSI 0 Data 0+ |                        | Output    |              |
| H33  | DSI0_D1-            | DSI_A_D1_N   | Display, DSI 0 Data 1- |                        | Output    |              |
| H32  | DSI0_D1+            | DSI_A_D1_P   | Display, DSI 0 Data 1+ |                        | Output    |              |
| D34  | DSI1_CLK-           | DSI_B_CLK_N  | Display DSI 1 Clock-   |                        | Output    |              |
| D33  | DSI1_CLK+           | DSI_B_CLK_P  | Display DSI 1 Clock+   |                        | Output    |              |
| C35  | DSI1_D0-            | DSI_B_D0_N   | Display, DSI 1 Data 0- |                        | Output    |              |
| C34  | DSI1_D0+            | DSI_B_D0_P   | Display, DSI 1 Data 0+ |                        | Output    |              |
| E33  | DSI1_D1-            | DSI_B_D1_N   | Display, DSI 1 Data 1- | Display Connector      | Output    |              |
| E32  | DSI1_D1+            | DSI_B_D1_P   | Display, DSI 1 Data 1+ |                        | Output    | MIPI D-PHY   |
| G31  | DSI2_CLK-           | DSI_C_CLK_N  | Display DSI 2 Clock-   |                        | Output    | IVIIPI D-PHY |
| G30  | DSI2_CLK+           | DSI_C_CLK_P  | Display DSI 2 Clock+   |                        | Output    |              |
| F32  | DSI2_D0-            | DSI_C_D0_N   | Display, DSI 2 Data 0- |                        | Output    |              |
| F31  | DSI2_D0+            | DSI_C_D0_P   | Display, DSI 2 Data 0+ |                        | Output    |              |
| H30  | DSI2_D1-            | DSI_C_D1_N   | Display, DSI 2 Data 1– |                        | Output    |              |
| H29  | DSI2_D1+            | DSI_C_D1_P   | Display, DSI 2 Data 1+ |                        | Output    |              |
| D31  | DSI3_CLK-           | DSI_D_CLK_N  | Display DSI 3 Clock-   |                        | Output    |              |
| D30  | DSI3_CLK+           | DSI_D_CLK_P  | Display DSI 3 Clock+   |                        | Output    |              |
| C32  | DSI3_D0-            | DSI_D_D0_N   | Display, DSI 3 Data 0- |                        | Output    |              |
| C31  | DSI3_D0+            | DSI_D_D0_P   | Display, DSI 3 Data 0+ |                        | Output    |              |
| E30  | DSI3_D1-            | DSI_D_D1_N   | Display, DSI 3 Data 1– |                        | Output    |              |
| E29  | DSI3_D1+            | DSI_D_D1_P   | Display, DSI 3 Data 1+ |                        | Output    |              |



Figure 16: DSI Dual Link Connections



Note: If EMI/ESD devices are necessary, they must be tuned to minimize impact to signal quality, which must meet the DSI spec. requirements for the frequencies supported by the design.

Figure 17: DSI Split Link Connections





Figure 18: Display Backlight/Control Connections



#### MIPI DSI / CSI Design Guidelines

Table 35. MIPI DSI & CSI Interface Signal Routing Requirements

| Parameter                                           | Requirement   | Units      | Notes      |
|-----------------------------------------------------|---------------|------------|------------|
| Max Frequency/Data Rate (per data lane)             | HS 0.75 / 1.5 | GHz/Gbps   |            |
|                                                     | LP 10         | MHz        |            |
| Number of Loads                                     | 1             | load       |            |
| Max Loading (per pin)                               | 10            | pF         |            |
| Reference plane                                     | GND or PWR    |            | See Note 1 |
| Breakout Region Impedance Diff pair / Single End    | ed 90 / 45-55 | Ω          | ±15%       |
| Max PCB breakout delay                              | 48            | ps         |            |
| Trace Impedance Diff pair / Single End              | ed 90 / 45-55 | Ω          |            |
| Via proximity (Signal to reference)                 | < 3.8 (24)    | mm (ps)    | See Note 2 |
| Trace spacing Microstrip / Stripli                  | ne 2x/2x      | dielectric |            |
| Max Trace Delay                                     | 186 (1100)    | mm (ps)    | See Note 3 |
| Max Intra-pair Skew                                 | 1             | ps         | See Note 3 |
| Max Trace Delay Skew between <b>DQ</b> & <b>CLK</b> | 5             | ps         | See Note 3 |

traces/areas or power supply components

Note:

- If PWR, 0.01uF decoupling cap required for return current
- Up to 4 signal Vias can share a single GND return Via
- If routing to device includes a flex or 2nd PCB, the max trace & skew calculations must include all the PCBs/flex routing

#### **MIPI DSI / CSI Connection Guidelines**

**Table 36. MIPI DSI Signal Connections** 

| Jetson TX2 Pin Name | Туре     | Termination | Description                                                                                |
|---------------------|----------|-------------|--------------------------------------------------------------------------------------------|
| DSI[3:0]_CK+/-      | DIFF OUT |             | DSI Differential Clocks: Connect to CLKn & CLKp pins of receiver. See                      |
|                     |          |             | connection diagrams for Dual & Split Link Mode configurations.                             |
| DSI[3:0]_D[1:0]+/-  | DIFF OUT |             | <b>DSI Differential Data Lanes:</b> Connect to <b>Dn &amp; Dp</b> pins of DSI display. See |
|                     |          |             | connection diagrams for Dual & Split Link Mode configurations.                             |
| LCD_TE              | -        |             | LCD Tearing Effect: Connect to LCD Tearing Effect pin if supported                         |
| LCD_BL_EN           | 0        |             | LCD Backlight Enable: Connect to LCD backlight solution enable if supported                |
| LCD[1:0]_BKLT_PWM   | 0        |             | LCD Backlight Pulse Width Modulation: Connect to LCD backlight solution PWM                |
|                     |          |             | input if supported                                                                         |
| LCD_VDD_EN          | 0        |             | LCD Power Enable: Connect as necessary to enable appropriate Display power                 |
|                     |          |             | supply(ies).                                                                               |

Table 37. Recommended DSI observation (test) points for initial boards

| Test Points Recommended   | Location                                                      |
|---------------------------|---------------------------------------------------------------|
| One for each signal line. | Near display. Panel connector pins can be used if accessible. |

Note: Test points must be done carefully to minimize signal integrity impact. Avoid stubs & keep pads small & near signal traces



Jetson TX2 includes two interfaces (DP0 & DP1). Both support eDP / DP or HDMI. See Jetson TX2 Data Sheet for the maximum resolution supported.

Table 38. Jetson TX2 HDMI / eDP / DP Pin Descriptions

| Pin# | Jetson TX2 Pin Name | Tegra Signal   | Usage/Description                       | Usage on the Carrier<br>Board | Direction | Pin Type                                                            |
|------|---------------------|----------------|-----------------------------------------|-------------------------------|-----------|---------------------------------------------------------------------|
| B34  | DP0_AUX_CH-         | DP_AUX_CH0_N   | Display Port 0 Aux- or HDMI DDC SDA     |                               | Bidir     | AC-Coupled on Carrier                                               |
| B35  | DP0_AUX_CH+         | DP_AUX_CH0_P   | Display Port 0 Aux+ or HDMI DDC SCL     |                               | Bidir     | Board (eDP/DP) or Open-<br>Drain, 1.8V (3.3V tolerant -<br>DDC/I2C) |
| H38  | DP0_TX0-            | HDMI_DP0_TXDN2 | DisplayPort 0 Lane 0- or HDMI Lane 2-   |                               | Output    |                                                                     |
| H39  | DP0_TX0+            | HDMI_DP0_TXDP2 | DisplayPort 0 Lane 0+ or HDMI Lane 2+   |                               | Output    |                                                                     |
| F37  | DP0_TX1-            | HDMI_DP0_TXDN1 | DisplayPort 0 Lane 1– or HDMI Lane 1–   | Display Connector             | Output    |                                                                     |
| F38  | DP0_TX1+            | HDMI_DP0_TXDP1 | DisplayPort 0 Lane 1+or HDMI Lane 1+    |                               | Output    | AC-Coupled on carrier                                               |
| G36  | DP0_TX2-            | HDMI_DP0_TXDN0 | DisplayPort 0 Lane 2– or HDMI Lane 0–   |                               | Output    | board                                                               |
| G37  | DP0_TX2+            | HDMI_DP0_TXDP0 | DisplayPort 0 Lane 2+ or HDMI Lane 0+   |                               | Output    |                                                                     |
| H35  | DP0_TX3-            | HDMI_DP0_TXDN3 | DisplayPort 0 Lane 3– or HDMI Clk Lane– |                               | Output    |                                                                     |
| H36  | DP0_TX3+            | HDMI_DP0_TXDP3 | DisplayPort 0 Lane 3+ or HDMI Clk Lane+ |                               | Output    |                                                                     |
| B36  | DP0_HPD             | DP_AUX_CH0_HPD | Display Port 0 Hot Plug Detect          |                               | Input     | CMOS – 1.8V                                                         |
| A34  | DP1_AUX_CH-         | DP_AUX_CH1_N   | Display Port 1 Aux- or HDMI DDC SDA     |                               | Bidir     | AC-Coupled on Carrier                                               |
| A35  | DP1_AUX_CH+         | DP_AUX_CH1_P   | Display Port 1 Aux+ or HDMI DDC SCL     |                               | Bidir     | Board (eDP/DP) or Open-<br>Drain, 1.8V (3.3V tolerant -<br>DDC/I2C) |
| E38  | DP1_TX0-            | HDMI_DP1_TXDN2 | DisplayPort 1 Lane 0– or HDMI Lane 2–   |                               | Output    |                                                                     |
| E39  | DP1_TX0+            | HDMI_DP1_TXDP2 | DisplayPort 1 Lane 0+ or HDMI Lane 2+   |                               | Output    |                                                                     |
| C37  | DP1_TX1-            | HDMI_DP1_TXDN1 | DisplayPort 1 Lane 1– or HDMI Lane 1–   |                               | Output    | <br>                                                                |
| C38  | DP1_TX1+            | HDMI_DP1_TXDP1 | DisplayPort 1 Lane 1+ or HDMI Lane 1+   | HDMI Type A Conn.             | Output    | AC-Coupled on carrier                                               |
| D36  | DP1_TX2-            | HDMI_DP1_TXDN0 | DisplayPort 1 Lane 2– or HDMI Lane 0–   |                               | Output    | board                                                               |
| D37  | DP1_TX2+            | HDMI_DP1_TXDP0 | DisplayPort 1 Lane 2+ or HDMI Lane 0+   |                               | Output    |                                                                     |
| E35  | DP1_TX3-            | HDMI_DP1_TXDN3 | DisplayPort 1 Lane 3– or HDMI Clk Lane– |                               | Output    |                                                                     |
| E36  | DP1_TX3+            | HDMI_DP1_TXDP3 | DisplayPort 1 Lane 3+ or HDMI Clk Lane+ |                               | Output    |                                                                     |
| A33  | DP1_HPD             | DP_AUX_CH1_HPD | Display Port 1 Hot Plug Detect          |                               | Input     | CMOS – 1.8V                                                         |
| B33  | HDMI_CEC            | HDMI_CEC       | HDMI CEC                                |                               | Bidir     | Open Drain, 3.3V                                                    |

Note: In the Connection figures & tables, the "x" in the signal/power rail names indicates that the interface can come from either HDMI\_DP0 or HDMI\_DP1. The interface must include only signals from one or the other (not mixed).

Table 39. DP/HDMI Pin Mapping

| Jetson TX2 Pin Name | Jetson TX2 Pin #s | Tegra Pin Name | Tegra Pin #s | HDMI | DP   |
|---------------------|-------------------|----------------|--------------|------|------|
| DP0                 |                   |                |              |      |      |
| DP0_TX0+            | H39               | HDMI_DP0_TXDP2 | E4           | TX2+ | TX0+ |
| DP0_TX0-            | H38               | HDMI_DP0_TXDN2 | E5           | TX2- | TX0- |
| DP0_TX1+            | F38               | HDMI_DP0_TXDP1 | C3           | TX1+ | TX1+ |
| DP0_TX1-            | F37               | HDMI_DP0_TXDN1 | В3           | TX1- | TX1- |
| DP0_TX2+            | G37               | HDMI_DP0_TXDP0 | A3           | TX0+ | TX2+ |
| DP0_TX2-            | G36               | HDMI_DP0_TXDN0 | B4           | TX0- | TX2- |
| DP0_TX3+            | H36               | HDMI_DP0_TXDP3 | C1           | TXC+ | TX3+ |
| DP0_TX3-            | H35               | HDMI_DP0_TXDN3 | C2           | TXC- | TX3- |
| DP1                 |                   |                |              |      |      |
| DP1_TX0+            | E39               | HDMI_DP1_TXDP2 | A5           | TX2+ | TX0+ |
| DP1_TX0-            | E38               | HDMI_DP1_TXDN2 | A6           | TX2- | TX0- |
| DP1_TX1+            | C38               | HDMI_DP1_TXDP1 | C5           | TX1+ | TX1+ |
| DP1_TX1-            | C37               | HDMI_DP1_TXDN1 | B5           | TX1- | TX1- |
| DP1_TX2+            | D37               | HDMI_DP1_TXDP0 | D5           | TX0+ | TX2+ |
| DP1_TX2-            | D36               | HDMI_DP1_TXDN0 | D6           | TX0- | TX2- |
| DP1_TX3+            | E36               | HDMI_DP1_TXDP3 | C6           | TXC+ | TX3+ |
| DP1 TX3-            | E35               | HDMI DP1 TXDN3 | В6           | TXC- | TX3- |



Figure 19: eDP / DP Connection Example



Note:

- 1. A Level shifter is required on HPD to avoid the pin from being driven when Jetson TX2 is off. The level shifter must be non-inverting (preserve the polarity of the HPD signal from the display).
- 2. Pull-up/down only required for DP not for eDP.
- 3. If EMI devices are necessary, they must be tuned to minimize the impact to signal quality, which must meet the timing & electrical requirements of the DisplayPort specification for the modes to be supported. Any ESD solution must also maintain signal integrity & meet the DisplayPort requirements for the modes to be supported.

### **eDP** Routing Guidelines

Figure 20: eDP / DP (Differential Main Link) Topology



Table 40. eDP / DP Main Link Signal Routing Requirements (Including DP\_AUX)

| Parameter                  |              | Requirement | Units     | Notes                                                                                                                                                                            |  |  |
|----------------------------|--------------|-------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Specification              |              |             |           |                                                                                                                                                                                  |  |  |
| Max Data Rate / Min UI     | HBR2         | 5.4 / 185   | Gbps / ps | Per data lane                                                                                                                                                                    |  |  |
|                            | HBR          | 2.7 / 370   |           |                                                                                                                                                                                  |  |  |
|                            | RBR          | 1.62 / 617  |           |                                                                                                                                                                                  |  |  |
| Number of Loads / Topology |              | 1           | load      | Point-Point, Differential, Unidirectional                                                                                                                                        |  |  |
| Termination                |              | 100         | Ω         | On die at TX/RX                                                                                                                                                                  |  |  |
| Impedance                  |              |             |           |                                                                                                                                                                                  |  |  |
| Trace Impedance            | Diff pair    | 100         | Ω (±15%)  | - 100Ω is the spec. target. 95/85Ω are                                                                                                                                           |  |  |
|                            |              | 90          |           | implementation options (Zdiff does not account                                                                                                                                   |  |  |
|                            |              | 85          |           | for trace coupling)                                                                                                                                                              |  |  |
|                            | Single Ended | 45-55       |           | - 95Ω should be used to support DP-HDMI colayout as HDMI 2.0 requires $100\Omega$ impedance (see HDMI section for addition of RS for additional impedance to meet $100\Omega$ ). |  |  |
|                            |              |             |           | <ul> <li>85Ω can be used if eDP/DP only &amp; is preferable<br/>as it can provide better trace loss characteristic<br/>performance. See Note 1.</li> </ul>                       |  |  |
| Reference Plane            |              | GND         |           |                                                                                                                                                                                  |  |  |



| Parameter                          |                              | Requirement             | Units      | Notes                                                 |
|------------------------------------|------------------------------|-------------------------|------------|-------------------------------------------------------|
| Trace loss characteristic:         |                              | < 0.81                  | dB/in      | @ 2.7GHz. The following max length is derived         |
|                                    |                              |                         |            | based on this characteristic. The length constraint   |
|                                    |                              |                         |            | must be re-defined if loss characteristic is changed. |
| Max PCB breakout length            |                              | 7.63 (0.3)              | mm (in)    | Minimum trace width/spacing. 4x dielectric or         |
|                                    |                              |                         |            | wider spacing is preferred                            |
| Max trace length from Jets         | on TX2 to connector          |                         |            | 175ps/inch assumption for Stripline, 150ps/inch for   |
| RBR/H                              | IBR (Stripline / Microstrip) | 215 (1487) / 215 (1275) | mm (ps)    | Microstrip. See Note 2                                |
|                                    | HBR2 (Stripline)             | 165 (1137)              |            |                                                       |
|                                    | HBR2 (Microstrip, 5x / 7x)   | 127 (750) / 152.4 (900) |            |                                                       |
| Trace spacing (Pair-Pair)          | Stripline                    | 3x                      | dielectric |                                                       |
|                                    | Microstrip (HBR/RBR)         | 4x                      |            |                                                       |
|                                    | Microstrip (HBR2)            | 5x to 7x                |            |                                                       |
| Trace spacing Stripline/Microstrip |                              | 3x / 5x                 | dielectric |                                                       |
| (Main Link to AUX)                 |                              |                         |            |                                                       |
| Max Intra-pair (within pair)       | Skew                         | 0.15 (1)                | mm (ps)    | See Note 2, 3                                         |
| Max Inter-pair (pair-pair) S       | kew                          | 150                     | ps         | See Note 2, 3                                         |

#### Note:

- 1. For eDP/DP, the spec puts a higher priority on the trace loss characteristic than on the impedance. However, before selecting  $85\Omega$  for impedance, it is important to make sure the selected stack-up, material & trace dimension can achieve the needed low loss characteristic.
- 2. The average of the differential signals is used for length matching.
- 3. Do not perform length matching within breakout region. Recommend doing trace length matching to <1ps before Vias or any discontinuity to minimize common mode conversion

Table 41. Additional eDP / DP Requirements/Recommendations

| Parameter                                                   | Requirement                                                                                                                                      | Units                      | Notes                                                                                                                                                       |  |
|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Via                                                         | •                                                                                                                                                |                            |                                                                                                                                                             |  |
| Topology                                                    | <ol> <li>Y-pattern is recommended</li> <li>keep symmetry</li> </ol>                                                                              |                            | Y-pattern helps with Xtalk suppression. It can also reduce the limit of pairpair distance. Need review (NEXT/FEXT check) if via placement is not Y-pattern. |  |
| GND via                                                     | Place <b>GND</b> via as symmetrically as possible to data pair vias. Up to 4 signal vias (2 diff pairs) can share a single <b>GND</b> return via |                            | GND via is used to maintain return path, while its Xtalk suppression is limited                                                                             |  |
|                                                             | 4 if all vias are PTH via<br>Not limited as long as total                                                                                        | channel loss meets IL spec |                                                                                                                                                             |  |
| Max <b>GND</b> transition Via distance                      | < 1x                                                                                                                                             | diff pair pitch            | For signals switching reference layers, add symmetric <b>GND</b> stitching Via near signal Vias.                                                            |  |
| Max Via Stub Length                                         | 0.4                                                                                                                                              | mm                         | long via stub requires review (IL & resonance dip chec                                                                                                      |  |
| Serpentine                                                  |                                                                                                                                                  |                            |                                                                                                                                                             |  |
| Min spacing between Microstrip                              |                                                                                                                                                  | dielectric                 |                                                                                                                                                             |  |
| each turn Stripline                                         |                                                                                                                                                  |                            | $c \longrightarrow a$                                                                                                                                       |  |
| Min bend angle                                              | 135                                                                                                                                              | deg (a)                    | No 90deg bends                                                                                                                                              |  |
| Dimension Min A Spacing<br>Min B, C Length<br>Min Jog Width | 1.5x                                                                                                                                             | Trace width                | S1 must be taken care in order to consider Xtalk to adjacent pair                                                                                           |  |
| AC Cap                                                      | ı                                                                                                                                                | 1                          |                                                                                                                                                             |  |
| Value                                                       | 0.1                                                                                                                                              | uF                         | Discrete 0402                                                                                                                                               |  |
| Max Dist. from AC cap RBR/HBF                               | No requirement                                                                                                                                   |                            |                                                                                                                                                             |  |
| to connector HBR2                                           | 0.5                                                                                                                                              | in                         |                                                                                                                                                             |  |
| HBR2                                                        | No requirement<br>Voiding required                                                                                                               |                            | <b>HBR2</b> : Voiding the plane directly under the pad 3-4 mils larger than the pad size is recommended.                                                    |  |
| Connector                                                   |                                                                                                                                                  |                            |                                                                                                                                                             |  |



| Voiding              | RBR/HBR               | No requirement                                     | HBR2: Standard DP Connector:                                                                                                                                                           |                     |
|----------------------|-----------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
|                      | HBR2                  | Voiding required                                   | Voiding requirement is stack-<br>up dependent. For typical<br>stack-ups, voiding on the layer<br>under the connector pad is<br>required to be 5.7mil larger<br>than the connector pad. |                     |
| Keep critical eDP re | lated traces includir | ng differential clock/data traces & <b>RSET</b> tr | ace away from other signal traces or unrelated pov                                                                                                                                     | wer traces/areas or |
| power supply comp    | onents                |                                                    |                                                                                                                                                                                        |                     |

Table 42. eDP Signal Connections

| Jetson TX2 Pin | Type | Termination                          | Description                                                                                                                                  |
|----------------|------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Name           |      |                                      |                                                                                                                                              |
| DPx_TX[3:0]+/- | 0    | Series 0.1uF capacitors on all lines | eDP/DP Differential CLK/Data Lanes: Connect to matching pins on display connector. See DP/HDMI Pin Mapping & connection diagram for details. |
| DPx_AUX+/-     | I/OD | Series 0.1uF capacitors              | eDP/DP: Auxiliary Channels: Connect to AUX_CH+/- on display connector.                                                                       |
| DPx_HPD        | - 1  |                                      | eDP/DP: Hot Plug Detect: Connect to HPD pin on display connector.                                                                            |

Table 43. Recommended eDP/DP observation (test) points for initial boards

| Test Points Recommended   | Location                                                          |
|---------------------------|-------------------------------------------------------------------|
| One for each signal line. | Near display connector. Connector pins can be used if accessible. |

Note: Test points must be done carefully to minimize signal integrity impact. Avoid stubs & keep pads small & near signal traces

#### 7.2.2 HDMI

A standard DP 1.2a or HDMI V2.0 interface is supported. These share the same set of interface pins, so either Display Port or HDMI can be supported natively. Dual-Mode DisplayPort(DP++) can be supported, in which the DisplayPort connector logically outputs TMDS signaling to a DP-to-HDMI dongle.

### 7.2.3 HDMI

Figure 21: HDMI Connection Example





Note:

- 1. Level shifters required on DDC/HPD. Jetson TX2 pads are not 5V tolerant & cannot directly meet HDMI  $V_{IL}/V_{IH}$  requirements. HPD level shifter can be non-inverting or inverting.
- If EMI/ESD devices are necessary, they must be tuned to minimize the impact to signal quality, which must meet the
  timing & electrical requirements of the HDMI specification for the modes to be supported. See requirements &
  recommendations in the related sections of the HDMI Interface Signal Routing Requirements table.
- 3. The HDMI\_DP\_TXx pads are native DP pads & require series AC capacitors (AC<sub>CAP</sub>) & pull-downs (R<sub>PD</sub>) to be HDMI compliant. The 499Ω, 1% pull-downs must be disabled when Tegra is off to meet the HDMI V<sub>OFF</sub> requirement. The enable to the FET, enables the pull-downs when the HDMI interface is to be used. Chokes between pull-downs & FET are required for Standard Technology designs and recommended for HDI designs.
- 4. Series resistors R<sub>S</sub> are required. See the R<sub>S</sub> section of the HDMI Interface Signal Routing Requirements table for details.

Figure 22: HDMI Clk/Data Topology



Note:

- 1.  $R_{PD}$  pad must be on the main trace.  $R_{PD}$  &  $AC_{CAP}$  must be on same layer.
- Chokes (600Ω@100MHz) or narrow traces (1uH@DC-100MHz) between pull-downs & FET are required for Standard Technology (through-hole) designs and recommended for HDI designs.
- 3. The trace after the main-route via should be routed on the Top or Bottom layer of the PCB, and either with 100ohm differential impedance, or as uncoupled 50ohm Single Ended traces.
- 4. R<sub>S</sub> series resistor is required. See the R<sub>S</sub> section of the HDMI Interface Signal Routing Requirements table for details.

Table 44. HDMI Interface Signal Routing Requirements

| Parameter                       | Requirement    | Units        | Notes                                                   |  |  |  |  |  |
|---------------------------------|----------------|--------------|---------------------------------------------------------|--|--|--|--|--|
| Specification                   | Specification  |              |                                                         |  |  |  |  |  |
| Max Frequency / UI              | 5.94 / 168     | Gbps / ps    | Per lane – not total link bandwidth                     |  |  |  |  |  |
| Topology                        | Point to point |              | Unidirectional, Differential                            |  |  |  |  |  |
| Termination At Receiver         | 100            | Ω            | Differential To 3.3V at receiver                        |  |  |  |  |  |
| On-board                        | 500            |              | To <b>GND</b> near connector                            |  |  |  |  |  |
| <b>Electrical Specification</b> |                |              |                                                         |  |  |  |  |  |
| IL                              | <= 1.7         | dB @ 1GHz    |                                                         |  |  |  |  |  |
|                                 | <= 2           | dB @ 1.5GHz  |                                                         |  |  |  |  |  |
|                                 | <= 3           | dB @ 3GHz    |                                                         |  |  |  |  |  |
|                                 | < 6            | dB @ 6GHz    |                                                         |  |  |  |  |  |
| resonance dip frequency         | > 12           | GHz          |                                                         |  |  |  |  |  |
| TDR dip                         | >= 85          | Ω @ Tr=200ps | 10%-90%. If TDR dip is 75~85ohm that dip width          |  |  |  |  |  |
|                                 |                |              | should < 250ps                                          |  |  |  |  |  |
| FEXT (PSFEXT)                   | <= -50         | dB at DC     | PSNEXT is derived from an algebraic summation of the    |  |  |  |  |  |
|                                 | <= -40         | dB at 3GHz   | individual NEXT effects on each pair by the other pairs |  |  |  |  |  |
|                                 | <= -40         | dB at 6GHz   |                                                         |  |  |  |  |  |
|                                 | IL/FEX         | T plot       | TDR plot                                                |  |  |  |  |  |











| NVIDIA.                                      | In                                                                                       |                                                                 |                                                                                                                                                                                       |  |  |
|----------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Parameter                                    | Requirement                                                                              | Units                                                           | Notes                                                                                                                                                                                 |  |  |
| Layer of placement                           | Same layer as AC cap. The FET & choke can be placed on the opposite layer thru a PTH via |                                                                 | Main-route Via with short stub (and optional choke) on opposite side                                                                                                                  |  |  |
| Choke between R <sub>PD</sub> & FET Choke    | 600 or                                                                                   | Ω@100MHz                                                        | Can be choke or Trace. Recommended option for                                                                                                                                         |  |  |
|                                              | 1                                                                                        | uH@DC-100MHz                                                    | HDMI2.0 HF1-9 improvement.                                                                                                                                                            |  |  |
| Max Trace Rdc                                |                                                                                          | mΩ                                                              |                                                                                                                                                                                       |  |  |
| Max Trace length Void                        | GND/PWR void under/abov                                                                  | mm<br>vo can is professed                                       |                                                                                                                                                                                       |  |  |
| Common-Mode Choke (Stuffing option           |                                                                                          |                                                                 | TDK ACM2012D-900-2P                                                                                                                                                                   |  |  |
|                                              | 65                                                                                       | Ω                                                               | 10000                                                                                                                                                                                 |  |  |
| impedance @ 100MHz Max                       |                                                                                          |                                                                 | 1000                                                                                                                                                                                  |  |  |
| R <sub>DC</sub>                              | <=0.3ohm                                                                                 |                                                                 |                                                                                                                                                                                       |  |  |
| Differential TDR impedance                   | 90ohm +/-15% @                                                                           |                                                                 | Ge 100 Common mode                                                                                                                                                                    |  |  |
| A4: 0.194 0.259H                             | Tr=200ps (10%-90%)                                                                       | 10                                                              | Differential mode                                                                                                                                                                     |  |  |
| Min Sdd21 @ 2.5GHz                           | 2.22<br>19.2                                                                             | dB                                                              |                                                                                                                                                                                       |  |  |
| Max Scc21 @ 2.5GHz Location                  | Close to any adjacent discor                                                             | dB                                                              | 1 10 100 1000 10000                                                                                                                                                                   |  |  |
| Location                                     | connector, via, etc.                                                                     | itiliaity (< oilili) such as                                    | Frequency(MHz)                                                                                                                                                                        |  |  |
| <b>ESD</b> (On-chip protection diode is able |                                                                                          | nal ESD is optional. Designs                                    | should include ESD footprint as a stuffing option)                                                                                                                                    |  |  |
| Max junction capacitance (IO to <b>GND</b> ) | 0.35                                                                                     | pF                                                              | e.g. ON-semiconductor ESD8040                                                                                                                                                         |  |  |
| Footprint                                    | Pad right on the net instea                                                              | d of trace stub                                                 |                                                                                                                                                                                       |  |  |
|                                              |                                                                                          |                                                                 | Snd Out N                                                                                                                                                                             |  |  |
| Location                                     | After pull-down resistor/CM                                                              |                                                                 |                                                                                                                                                                                       |  |  |
| Void                                         | GND/PWR void under/abov<br>size = 1mm x 2mm for 1 pai                                    | •                                                               |                                                                                                                                                                                       |  |  |
| Series Resistor (Rs) – Series resistor or    | P/N path for HDMI 2.0 (Man                                                               | datory)                                                         |                                                                                                                                                                                       |  |  |
| Value                                        | ≤ 6                                                                                      | Ω                                                               | $\pm$ 10%. Oohm is acceptable if the design passes the HDMI2.0 HF1-9 test. Otherwise, adjust the Rs value to ensure the HDMI2.0 tests pass: Eye diagram, Vlow test and HF1-9 TDR test |  |  |
| Location                                     | After all components and be                                                              | efore HDMI connector                                            |                                                                                                                                                                                       |  |  |
| Void                                         | <b>GND/PWR</b> void under/abov<br>Void size = SMT area + 1x di<br>distance.              |                                                                 |                                                                                                                                                                                       |  |  |
| Trace at Component Region                    | Ties                                                                                     |                                                                 | Torran                                                                                                                                                                                |  |  |
| Value                                        | 100                                                                                      | Ω                                                               | ± 10%                                                                                                                                                                                 |  |  |
| Location Trace entering the SMT pad          | At component region (Micro One 45°                                                       | ostrip)                                                         |                                                                                                                                                                                       |  |  |
| Trace entering the Sivir pad                 | Offe 45                                                                                  |                                                                 |                                                                                                                                                                                       |  |  |
| Trace between components                     | Uncoupled structure                                                                      |                                                                 | <u> </u>                                                                                                                                                                              |  |  |
| HDMI Connector                               |                                                                                          |                                                                 |                                                                                                                                                                                       |  |  |
| Connector Voiding                            | Voiding the ground below the signal lanes<br>0.1448(5.7mil) larger than the pin itself   |                                                                 |                                                                                                                                                                                       |  |  |
| General                                      |                                                                                          |                                                                 |                                                                                                                                                                                       |  |  |
| Routing over Voids                           |                                                                                          |                                                                 | ice ball/pin the signal is routed to.                                                                                                                                                 |  |  |
| Noise Coupling                               |                                                                                          | traces including differential of<br>traces/areas or power suppl | clock/data traces & RSET trace away from other signal y components                                                                                                                    |  |  |



Note:

- . The average of the differential signals is used for length matching.
- 2. Do not perform length matching within breakout region. Recommend doing trace length matching to <1ps before vias or any discontinuity to minimize common mode conversion
- 3. If routing includes a flex or 2<sup>nd</sup> PCB, the max trace delay & skew calculations must include all the PCBs/flex routing. Solutions with flex/2<sup>nd</sup> PCB may not achieve maximum frequency operation.

**Table 45. HDMI Signal Connections** 

| Jetson TX2 Pin Name | Type                                                                      | Termination (see note on ESD)                                                                       | Description                                            |  |
|---------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|
| DPx_TX3+/-          | DIFF                                                                      | 0.1uF series AC <sub>CAP</sub> $\rightarrow$ 500Ω R <sub>PD</sub> (controlled by FET) $\rightarrow$ | HDMI Differential Clock: Connect to C-/C+ & pins on    |  |
|                     | OUT                                                                       | EMI/ESD (if required),.≤6Ω R <sub>s</sub> (series resistor)                                         | HDMI Connector                                         |  |
| DPx_TX[2:0] +/-     | DIFF                                                                      |                                                                                                     | HDMI Differential Data: Connect to D[2:0]+/- pins. See |  |
|                     | OUT                                                                       |                                                                                                     | DP/HDMI Pin Mapping table and connection diagram.      |  |
| DPx_HPD             | - 1                                                                       | Jetson TX2 to Connector: $10kΩ$ PU to $1.8V$ → level                                                | HDMI Hot Plug Detect: Connect to HPD pin on HDMI       |  |
|                     |                                                                           | shifter $\rightarrow$ 100kΩ series resistor. 100kΩ to <b>GND</b> on                                 | Connector                                              |  |
|                     |                                                                           | connector side.                                                                                     |                                                        |  |
| HDMI_CEC            | I/OD                                                                      | Gating circuitry, See connection figure or reference                                                | HDMI Consumer Electronics Control: Connect to CEC      |  |
|                     |                                                                           | schematics for details.                                                                             | on HDMI Connector through circuitry.                   |  |
| DPx_AUX_CH+/-       | I/OD                                                                      | From Jetson TX2 to Connector: $10k\Omega$ PU to $3.3V \rightarrow$ level                            | HDMI: DDC Interface – Clock and Data: Connect          |  |
| shift               |                                                                           | shifter $\rightarrow$ 1.8k $\Omega$ PU to 5V $\rightarrow$ connector pin                            | DP1_AUX_CH+ to SCL & DP1_AUX_CH- to SDA on             |  |
|                     |                                                                           |                                                                                                     | HDMI Connector                                         |  |
| HDMI 5V Supply      | 5V Supply P Adequate decoupling (0.1uF & 10uF recommended) on HDMI 5V sup |                                                                                                     | HDMI 5V supply to connector: Connect to +5V on         |  |
|                     |                                                                           | supply near connector.                                                                              | HDMI Connector.                                        |  |

Note: Any ESD and/or EMI solutions must support targeted modes (frequencies).

Table 46. Recommended HDMI / DP observation (test) points for initial boards

| Test Points Recommended   | Location                                                          |
|---------------------------|-------------------------------------------------------------------|
| One for each signal line. | Near display connector. Connector pins can be used if accessible. |

Note: Test points must be done carefully to minimize signal integrity impact. Avoid stubs & keep pads small & near signal traces

Figure 23: Optional Dual-Mode (DP/HDMI) Connections



## **DP Interface Signal Routing Requirements**

See eDP/DP Signal Routing Requirements.



# 8.0 MIPI CSI (VIDEO INPUT)

Jetson TX2 supports three MIPI CSI x4 bricks, allowing a variety of device types and combinations to be supported. Up to three quad lane stereo cameras or 6 dual lane camera streams are available. Each data lane has a peak bandwidth of up to 2.5Gbps.

Note: Maximum data rate may be limited by use case / memory bandwidth.

Table 47. Jetson TX2 CSI Pin Descriptions

| Pin# | Jetson TX2 Pin Name | Tegra Signal | Usage/Description     | Usage on the Carrier<br>Board | Direction | Pin Type   |
|------|---------------------|--------------|-----------------------|-------------------------------|-----------|------------|
| G27  | CSIO_CLK-           | CSI_A_CLK_N  | Camera, CSI 0 Clock-  |                               | Input     |            |
| G28  | CSIO_CLK+           | CSI_A_CLK_P  | Camera, CSI 0 Clock+  |                               | Input     |            |
| F28  | CSI0_D0-            | CSI_A_D0_N   | Camera, CSI 0 Data 0- |                               | Input     |            |
| F29  | CSI0_D0+            | CSI_A_D0_P   | Camera, CSI 0 Data 0+ |                               | Input     |            |
| H26  | CSIO_D1-            | CSI_A_D1_N   | Camera, CSI 0 Data 1- |                               | Input     |            |
| H27  | CSI0_D1+            | CSI_A_D1_P   | Camera, CSI 0 Data 1+ |                               | Input     |            |
| D27  | CSI1_CLK-           | CSI_B_CLK_N  | Camera, CSI 1 Clock-  |                               | Input     |            |
| D28  | CSI1_CLK+           | CSI_B_CLK_P  | Camera, CSI 1 Clock+  |                               | Input     |            |
| C28  | CSI1_D0-            | CSI_B_D0_N   | Camera, CSI 1 Data 0- |                               | Input     |            |
| C29  | CSI1_D0+            | CSI_B_D0_P   | Camera, CSI 1 Data 0+ |                               | Input     |            |
| E26  | CSI1_D1-            | CSI_B_D1_N   | Camera, CSI 1 Data 1– |                               | Input     |            |
| E27  | CSI1_D1+            | CSI_B_D1_P   | Camera, CSI 1 Data 1+ |                               | Input     |            |
| G24  | CSI2_CLK-           | CSI_C_CLK_N  | Camera, CSI 2 Clock-  |                               | Input     |            |
| G25  | CSI2_CLK+           | CSI_C_CLK_P  | Camera, CSI 2 Clock+  |                               | Input     |            |
| F25  | CSI2_D0-            | CSI_C_D0_N   | Camera, CSI 2 Data 0- |                               | Input     |            |
| F26  | CSI2_D0+            | CSI_C_D0_P   | Camera, CSI 2 Data 0+ |                               | Input     | MIPI D-PHY |
| H23  | CSI2_D1-            | CSI_C_D1_N   | Camera, CSI 2 Data 1– |                               | Input     |            |
| H24  | CSI2_D1+            | CSI_C_D1_P   | Camera, CSI 2 Data 1+ |                               | Input     |            |
| D24  | CSI3_CLK-           | CSI_D_CLK_N  | Camera, CSI 3 Clock-  | Camera Connector              | Input     |            |
| D25  | CSI3_CLK+           | CSI_D_CLK_P  | Camera, CSI 3 Clock+  |                               | Input     |            |
| C25  | CSI3_D0-            | CSI_D_D0_N   | Camera, CSI 3 Data 0- |                               | Input     |            |
| C26  | CSI3_D0+            | CSI_D_D0_P   | Camera, CSI 3 Data 0+ |                               | Input     |            |
| E23  | CSI3_D1-            | CSI_D_D1_N   | Camera, CSI 3 Data 1– |                               | Input     |            |
| E24  | CSI3_D1+            | CSI_D_D1_P   | Camera, CSI 3 Data 1+ |                               | Input     |            |
| G21  | CSI4_CLK-           | CSI_E_CLK_N  | Camera, CSI 4 Clock-  |                               | Input     |            |
| G22  | CSI4_CLK+           | CSI_E_CLK_P  | Camera CSI 4 Clock+   |                               | Input     |            |
| F22  | CSI4_D0-            | CSI_E_D0_N   | Camera, CSI 4 Data 0- |                               | Input     |            |
| F23  | CSI4_D0+            | CSI_E_D0_P   | Camera, CSI 4 Data 0+ |                               | Input     |            |
| H20  | CSI4_D1-            | CSI_E_D1_N   | Camera, CSI 4 Data 1– |                               | Input     |            |
| H21  | CSI4_D1+            | CSI_E_D1_P   | Camera, CSI 4 Data 1+ |                               | Input     |            |
| D21  | CSI5_CLK-           | CSI_F_CLK_N  | Camera, CSI 5 Clock-  |                               | Input     |            |
| D22  | CSI5_CLK+           | CSI_F_CLK_P  | Camera, CSI 5 Clock+  |                               | Input     |            |
| C22  | CSI5_D0-            | CSI_F_D0_N   | Camera, CSI 5 Data 0– |                               | Input     |            |
| C23  | CSI5_D0+            | CSI_F_D0_P   | Camera, CSI 5 Data 0+ |                               | Input     |            |
| E20  | CSI5_D1-            | CSI_F_D1_N   | Camera, CSI 5 Data 1– |                               | Input     |            |
| E21  | CSI5_D1+            | CSI_F_D1_P   | Camera, CSI 5 Data 1+ |                               | Input     |            |

Table 48. Jetson TX2 Camera Miscellaneous Pin Descriptions

| Pin# | Jetson TX2 Pin Name | Tegra Signal   | Usage/Description           | Usage on the Carrier<br>Board | Direction | Pin Type    |
|------|---------------------|----------------|-----------------------------|-------------------------------|-----------|-------------|
| F9   | CAM0_MCLK           | EXTPERIPH1_CLK | Camera 0 Reference Clock    |                               | Output    | CMOS – 1.8V |
| F8   | CAM1_MCLK           | EXTPERIPH2_CLK | Camera 1 Reference Clock    |                               | Output    | CMOS – 1.8V |
| E7   | CAM2_MCLK           | GPIO_CAM2      | Camera 2 Master Clock       |                               | Output    | CMOS – 1.8V |
| G8   | GPIO0_CAM0_PWR#     | QSPI_SCK       | Camera 0 Powerdown or GPIO  |                               | Output    | CMOS – 1.8V |
| F7   | GPIO1_CAM1_PWR#     | GPIO_CAM3      | Camera 1 Powerdown or GPIO  | C C                           | Output    | CMOS – 1.8V |
| Н8   | GPIO2_CAM0_RST#     | QSPI_CS_N      | Camera 0 Reset or GPIO      | Camera Connector              | Output    | CMOS – 1.8V |
| H7   | GPIO3_CAM1_RST#     | QSPI_IO0       | Camera 1 Reset or GPIO      |                               | Output    | CMOS – 1.8V |
| G7   | GPIO4_CAM_STROBE    | GPIO_SEN5      | Camera Strobe or GPIO       |                               | Output    | CMOS – 1.8V |
| D7   | GPIO5_CAM_FLASH_EN  | UART5_RTS_N    | Camera Flash Enable or GPIO |                               | Output    | CMOS – 1.8V |
| E8   | CAM_VSYNC           | QSPI_IO1       | Camera Vertical Sync        |                               | Output    | CMOS – 1.8V |



### Table 49. CSI Configurations

|              |    |    | 2-Lane Con |    | 4-Lane Configurations |    |    |    |    |
|--------------|----|----|------------|----|-----------------------|----|----|----|----|
| Camera #     | #1 | #2 | #3         | #4 | #5                    | #6 | #1 | #2 | #3 |
| CSI Lanes    |    |    |            |    |                       |    |    |    |    |
| CSI_0_CLK    | ٧  |    |            |    |                       |    | ٧  |    |    |
| CSI_0_D[1:0] | ٧  |    |            |    |                       |    | ٧  |    |    |
| CSI_1_CLK    |    | ٧  |            |    |                       |    |    |    |    |
| CSI_1_D[1:0] |    | ٧  |            |    |                       |    | ٧  |    |    |
| CSI_2_CLK    |    |    | ٧          |    |                       |    |    | ٧  |    |
| CSI_2_D[1:0] |    |    | ٧          |    |                       |    |    | ٧  |    |
| CSI_3_CLK    |    |    |            | ٧  |                       |    |    |    |    |
| CSI_3_D[1:0] |    |    |            | ٧  |                       |    |    | ٧  |    |
| CSI_4_CLK    |    |    |            |    | ٧                     |    |    |    | ٧  |
| CSI_4_D[1:0] |    |    |            |    | ٧                     |    |    |    | ٧  |
| CSI_5_CLK    |    |    |            |    |                       | ٧  |    |    |    |
| CSI_5_D[1:0] |    |    |            |    |                       | ٧  |    |    | ٧  |

Note:

- 1. Each 2-lane options shown above can also be used for one single lane camera as well
- 2. Combinations of 1, 2 & 4-lane cameras are supported, as long as any 4-lane cameras match one of the three configurations above

Figure 24: Camera Control Connections



Note:

- .. If Jetson TX2 is providing flash control (as shown), GPIO5\_CAM\_FLASH\_EN & GPIO4\_CAM\_STROBE must be used.
- 2. Any EMI/ESD devices must be tuned to minimize impact to signal quality and meet the timing & Vil/Vih requirements at the receiver & maintain signal quality and meet requirements for the frequencies supported by the design.



Figure 25: Camera CSI Connections



Note: Any EMI/ESD devices must be tuned to minimize impact to signal quality and meet the timing & Vil/Vih requirements at the receiver & maintain signal quality and meet requirements for the frequencies supported by the design.

### **CSI Design Guidelines**

CSI & DSI use the MIPI D-PHY for the physical interface. The routing & connection requirements are found in the DSI section.

Table 50. MIPI CSI Signal Connections

| Jetson TX2 Pin     | Туре | Termination | Description                                                                                        |
|--------------------|------|-------------|----------------------------------------------------------------------------------------------------|
| Name               |      |             |                                                                                                    |
| CSI[5:0]_CLK+/-    | - 1  | See note    | CSI Differential Clocks: Connect to clock pins of camera. See the CSI Configurations tables for    |
|                    |      |             | details                                                                                            |
| CSI[5:0]_D[1:0]+/- | 1/0  | See note    | CSI Differential Data Lanes: Connect to data pins of camera. See the CSI Configurations tables for |
|                    |      |             | details                                                                                            |

Note: Depending on the mechanical design of the platform and camera modules, ESD protection may be necessary. In addition, EMI control may be needed. Both are shown in the Camera Connection Example diagram. Any EMI/ESD solution must be compatible with the frequency required by the design.



### Table 51. Miscellaneous Camera Connections

| Jetson TX2 Pin Name | Туре | Termination                                  | Description                                                   |
|---------------------|------|----------------------------------------------|---------------------------------------------------------------|
| I2C_CAM_CLK         | 0    | 1kΩ Pull-ups <b>VDD_1V8</b> (on Jetson TX2). | Camera I2C Interface: Connect to I2C SCL & SDA pins of imager |
| I2C_CAM_DAT         | I/O  | See note related to EMI/ESD under MIPI       |                                                               |
|                     |      | CSI Signal Connections tables.               |                                                               |
| CAM[2:0]_MCLK       | 0    | 120Ω Bead in series (on Jetson TX2) See      | Camera Master Clocks: Connect to Camera reference clock       |
|                     |      | note related to EMI/ESD under MIPI CSI       | inputs.                                                       |
|                     |      | Signal Connections tables.                   |                                                               |
| GPIO1_CAM1_PWR#     | 1/0  |                                              | Camera Power Control signals (or GPIOs [1:0]): Connect to     |
| GPIO0_CAM0_PWR#     |      |                                              | powerdown pins on camera(s).                                  |
| GPIO4_CAM_STROBE    |      |                                              | Camera Strobe Enable (or GPIO 4): Connect to camera strobe    |
|                     |      | See note related to ESD under MIPI CSI       | circuit unless strobe control comes from camera module.       |
| GPIO5_CAM_FLASH_EN  | 0    | Signal Connections tables.                   | Camera Flash Enable: Connect to enable of flash circuit       |
| GPIO3_CAM1_RST#     | 0    | Signal Connections tables.                   | Camera Resets (or GPIO [3:2]): Connect to reset pin on any    |
| GPIO2_CAM0_RST#     |      |                                              | cameras with this function. If AutoFocus Enable is required,  |
|                     |      |                                              | connect GPIO3_CAM1_RST# to AF_EN pin on camera module &       |
|                     |      |                                              | use GPIO2_CAM0_RST# as common reset line.                     |
| CAM_VSYNC           | 0    |                                              | Camera Vertical Sync                                          |

### Table 52. Recommended CSI observation (test) points for initial boards

| Test Points Recommended | Location             |
|-------------------------|----------------------|
| One per signal line.    | Near Jetson TX2 pins |

Note: Test points must be done carefully to minimize signal integrity impact. Avoid stubs & keep pads small & near signal traces



## 9.0 SDIO/SDCARD/EMMC

Jetson TX2 has four SD/MMC interfaces. Three are used on Jetson TX2 for eMMC, WLAN/BT & Ethernet. One is brought to the connector pins for SD Card or SDIO use.

Table 53. Jetson TX2 SDMMC Pin Descriptions

| Pin# | Jetson TX2 Pin Name | Tegra Signal | Usage/Description           | Usage on the Carrier<br>Board | Direction | Pin Type         |
|------|---------------------|--------------|-----------------------------|-------------------------------|-----------|------------------|
| G18  | SDCARD_CLK          | SDMMC1_CLK   | SD Card (or SDIO) Clock     |                               | Output    | CMOS – 3.3/1.8V  |
| G19  | SDCARD_CMD          | SDMMC1_CMD   | SD Card (or SDIO) Command   |                               | Bidir     | CMOS – 3.3/1.8V  |
| H18  | SDCARD_D0           | SDMMC1_DAT0  | SD Card (or SDIO) Data 0    |                               | Bidir     | CMOS - 3.3V/1.8V |
| H17  | SDCARD_D1           | SDMMC1_DAT1  | SD Card (or SDIO) Data 1    |                               | Bidir     | CMOS - 3.3V/1.8V |
| F19  | SDCARD_D2           | SDMMC1_DAT2  | SD Card (or SDIO) Data 2    | SD Card                       | Bidir     | CMOS - 3.3/1.8V  |
| F18  | SDCARD_D3           | SDMMC1_DAT3  | SD Card (or SDIO) Data 3    |                               | Bidir     | CMOS – 3.3/1.8V  |
| F17  | SDCARD_CD#          | GPIO_EDP2    | SD Card Card Detect         |                               | Input     | CMOS – 1.8V      |
| H16  | SDCARD_PWR_EN       | GPIO_EDP3    | SD Card power switch Enable |                               | Output    | CMOS – 1.8V      |
| F20  | SDCARD_WP           | GPIO_EDP1    | SD Card Write Protect       |                               | Input     | CMOS – 1.8V      |

Table 54. SDIO / SD Card / eMMC Interface Mapping

| Jetson TX2 Pins | Tegra Interface | Width | Usage                                              |
|-----------------|-----------------|-------|----------------------------------------------------|
| SDCARD          | SDMMC1          | 4-bit | SD (Primary SD Card). Can be used instead for SDIO |
|                 |                 |       | interface.                                         |
| N/A             | SDMMC2          | 4-bit | Pins used for EQOS for Ethernet on Jetson TX2      |
| N/A             | SDMMC3          | 4-bit | Used on Jetson TX2 for WLAN/BT                     |
| N/A             | SDMMC4          | 8-bit | Used on Jetson TX2 - eMMC                          |

### 9.1 SD Card

The Figure shows a standard SD socket. Internal pull-up resistors are used for SDCARD Data/CMD lines, so external pull-ups are not required.

Figure 26. SD Card Socket Connection Example



Notes: 1. If EMI and/or ESD devices are necessary, they must be tuned to minimize the impact to signal quality, which must meet the timing & Vil/Vih requirements at the receiver & maintain signal quality and meet requirements for the frequencies supported by the design.

2. Supply (load switch, etc) used to provide power to the SD Card must be current limited if the supply is shorted to GND.



## Table 55. SDCARD Interface Signal Routing Requirements

| Parameter                                     |                         |                   | Requirement          | Units            | Notes                                          |
|-----------------------------------------------|-------------------------|-------------------|----------------------|------------------|------------------------------------------------|
| Max Frequency                                 | 3.3V Signaling          | DS                | 25 (12.5)            | MHz (MB/s)       | See Note 1                                     |
|                                               |                         | HS                | 50 (25)              |                  |                                                |
|                                               | 1.8V Signaling          | SDR12             | 25 (12.5)            |                  |                                                |
|                                               |                         | SDR25             | 50 (25)              |                  |                                                |
|                                               |                         | SDR50             | 100 (50)             |                  |                                                |
|                                               |                         | SDR104            | 208 (104)            |                  |                                                |
|                                               |                         | DDR50             | 50 (50)              |                  |                                                |
| Topology                                      |                         |                   | Point to point       |                  |                                                |
| Reference plane                               |                         |                   | GND or PWR           |                  | See Note 2                                     |
| Trace Impedance                               |                         |                   | 50                   | Ω                | ±15%. 45Ω optional depending on stack-up       |
| Max Via Count                                 |                         | PTH               | 4                    |                  | Independand of stackup layers                  |
|                                               |                         | HDI               | 10                   |                  | Depends on stackup layers                      |
| Via proximity (Signal to re                   | eference)               |                   | < 3.8 (24)           | mm (ps)          | Up to 4 signal Vias can share 1 GND return Via |
| Trace spacing                                 | Micros                  | strip / Stripline | 4x / 3x              | dielectric       |                                                |
| Trace length                                  |                         |                   |                      |                  |                                                |
| SDR50 / SDR25 / SD                            | R12 / HS / DS           | Min               | 16 (100)             | mm (ps)          |                                                |
|                                               |                         | Max               | 139 (876)            |                  |                                                |
| SDR104 / DDR50 Min                            |                         | 16 (100)          |                      |                  |                                                |
|                                               |                         | Max               | 83 (521)             |                  |                                                |
| Max Trace Delay Skew in/between CLK & CMD/DAT |                         |                   |                      |                  | See Note 3                                     |
| SDR50 / SDR25 / SDR12 / HS / DS               |                         |                   | 14 (87.5)            | Mm (ps)          |                                                |
|                                               | R104 / DDR50            | 2 (12.5)          |                      |                  |                                                |
| Keep CLK, CMD & DATA t                        | races away from other s | ignal traces or ι | inrelated power trac | es/areas or powe | r supply components                            |

Note:

- 1. Actual frequencies may be lower due to clock source/divider limitations.
- 2. If PWR, 0.01uF decoupling cap required for return current.
- 3. If routing to SD Card socket includes a flex or 2nd PCB, max trace & skew calculations must include PCB & flex routing.

### Table 56. SD Card Loading vs Drive Type

| General SD Card Compliance | Parameter      | Value                       | Units | Notes                                           |
|----------------------------|----------------|-----------------------------|-------|-------------------------------------------------|
| CCARD (CDIE+CPKG)          | Min            | 5                           | pF    | Spec best case value                            |
| J. 11.2 ( 2.12             | Max            | 10 pF Spec worst case value |       | Spec worst case value                           |
| Drive Type                 | Α              | 33                          | Ω     | UHS50 Card = optional, UHS104 Card = mandatory  |
|                            | В              | 50                          | Ω     | UHS50 Card = mandatory, UHS104 Card = mandatory |
|                            | С              | 66                          | Ω     | UHS50 Card = optional, UHS104 Card = mandatory  |
|                            | D              | 100                         | Ω     | UHS50 Card = optional, UHS104 Card = mandatory  |
| FMAX (CLK base frequency)  | SDR104         | 208                         | MHz   | Single data rate up to 104MB/sec                |
|                            | DDR50          | 50                          | MHz   | Double data rate up to 50MB/sec                 |
|                            | SDR50          | 100                         | MHz   | Single data rate up to 50MB/sec                 |
|                            | SDR25          | 50                          | MHz   | Single data rate up to 25MB/sec                 |
|                            | SDR12          | 25                          | MHz   | Single data rate up to 12.5MB/sec               |
|                            | HS             | 50                          | MHz   | Single data rate up to 25MB/sec                 |
|                            | DS             | 25                          | MHz   | Single data rate up to 12.5MB/sec               |
| CLOAD (CCARD+CEQ)          | Drive Type = A | 21                          | pF    | Total load capacitance supported                |
| (CLK freg = 208MHz)        | Drive Type = B | 15                          | pF    | Total load capacitance supported                |
| ,                          | Drive Type = C | 11                          | pF    | Total load capacitance supported                |
|                            | Drive Type = D | 22                          | pF    | Possibly 22pF+ depending on host system         |
| CLOAD (CCARD+CEQ)          | Drive Type = A | 43                          | pF    | Total load capacitance supported                |
| (CLK freq = 100/50/25MHz)  | Drive Type = B | 30                          | pF    | Total load capacitance supported                |
| , , , , , ,                | Drive Type = C | 23                          | pF    | Total load capacitance supported                |
|                            | Drive Type = D | 22                          | pF    | Possibly 22pF+ depending on host system         |



## Table 57. SDCARD Signal Connections

| Function Signal Name | Туре | Termination                | Description                                                             |
|----------------------|------|----------------------------|-------------------------------------------------------------------------|
| SDCARD_CLK           | 0    | 120 Ω bead on module       | SDIO/SD Card Clock: Connect to CLK pin of device or socket              |
|                      |      | for SDCARD_CLK. 0Ω         |                                                                         |
|                      |      | series resistor on carrier |                                                                         |
|                      |      | board as placeholder.      |                                                                         |
|                      |      | See note for EMI/ESD       |                                                                         |
| SDCARD_CMD           | 1/0  | 10Ω series resistors for   | SDIO/SDMMC Command: Connect to CMD pin of device/socket                 |
| SDCARD_D[3:0]        | 1/0  | SDCARD CMD/D[3:0].         | SDIO/SDMMC Data: Connect to Data pins of device or socket               |
|                      |      | See note for EMI/ESD       |                                                                         |
| SDCARD_CD#           | 1    |                            | SDIO Card Detect: Connect to CD/C_DETECT pin on socket if required.     |
| SDCARD_WP            | I    |                            | SDIO Write Protect: Connect to WP/WR_PROTECT pin on socket if required. |
| SDIO_RST#            | 0    |                            | SDIO Reset: Connect to reset line on SDIO peripheral/connector.         |
| SDCARD_PWR_EN        | 0    |                            | SDIO Supply/Load Switch Enable: Connect to enable of supply/load switch |
|                      |      |                            | supplying <b>VDD</b> on SD Card socket.                                 |

Note:

EMI/ESD may be required for SDIO when used as the SD Card socket interface. Any EMI/ESD device used must be able to meet signal timing/quality requirements. The Carrier Board implements  $10\Omega$  series resistors on the SDCARD data lines and a  $0\Omega$  series resistor on the clock line (for possible tuning if required).

Table 58. Recommended SDCARD observation (test) points for initial boards

| Test Points Recommended                    | Location                                                                                  |
|--------------------------------------------|-------------------------------------------------------------------------------------------|
| One for SDCARD_CLK line.                   | Near Device/Connector pin. SD connector pin can be used for device end if accessible.     |
| One SDCARD DATx line & one for SDCARD CMD. | Near Jetson TX2 & Device pins. SD connector pin can be used for device end if accessible. |



Jetson TX2 brings four PCM/I2S audio interfaces to the module pins & includes a flexible audio-port switching architecture. In addition, digital microphone & speaker interfaces are provided.

Table 59. Jetson TX2 Audio Pin Descriptions

| Pin# | Jetson TX2 Pin Name | Tegra Signal | Usage/Description                 | Usage on the Carrier<br>Board | Direction | Pin Type    |
|------|---------------------|--------------|-----------------------------------|-------------------------------|-----------|-------------|
| F1   | AUDIO_MCLK          | AUD_MCLK     | Audio Codec Master Clock          |                               | Output    | CMOS – 1.8V |
| G2   | I2SO_CLK            | DAP1_SCLK    | I2S Audio Port 0 Clock            |                               | Bidir     | CMOS – 1.8V |
| H1   | I2SO_LRCLK          | DAP1_FS      | I2S Audio Port 0 Left/Right Clock | Expansion Header              | Bidir     | CMOS – 1.8V |
| G1   | I2SO_SDIN           | DAP1_DIN     | I2S Audio Port 0 Data In          |                               | Input     | CMOS – 1.8V |
| H2   | I2S0_SDOUT          | DAP1_DOUT    | I2S Audio Port 0 Data Out         |                               | Bidir     | CMOS – 1.8V |
| C15  | I2S1_CLK            | DAP2_SCLK    | I2S Audio Port 1 Clock            |                               | Bidir     | CMOS – 1.8V |
| D13  | I2S1_LRCLK          | DAP2_FS      | I2S Audio Port 1 Left/Right Clock | GPIO Expansion                | Bidir     | CMOS – 1.8V |
| C14  | I2S1_SDIN           | DAP2_DIN     | I2S Audio Port 1 Data In          | Header                        | Input     | CMOS – 1.8V |
| D14  | I2S1_SDOUT          | DAP2_DOUT    | I2S Audio Port 1 Data Out         |                               | Bidir     | CMOS – 1.8V |
| G5   | I2S2_CLK            | DMIC2_DAT    | I2S Audio Port 2 Clock            |                               | Bidir     | CMOS – 1.8V |
| H5   | I2S2_LRCLK          | DMIC1_CLK    | I2S Audio Port 2 Left/Right Clock | M 2 Kov F                     | Bidir     | CMOS – 1.8V |
| G6   | I2S2_SDIN           | DMIC1_DAT    | I2S Audio Port 2 Data In          | M.2 Key E                     | Input     | CMOS – 1.8V |
| Н6   | I2S2_SDOUT          | DMIC2_CLK    | I2S Audio Port 2 Data Out         |                               | Bidir     | CMOS – 1.8V |
| E6   | 12S3_CLK            | DAP4_SCLK    | I2S Audio Port 3 Clock            |                               | Bidir     | CMOS – 1.8V |
| F5   | I2S3_LRCLK          | DAP4_FS      | I2S Audio Port 3 Left/Right Clock | C C                           | Bidir     | CMOS – 1.8V |
| E5   | I2S3_SDIN           | DAP4_DIN     | I2S Audio Port 3 Data In          | Camera Connector              | Input     | CMOS – 1.8V |
| F6   | I2S3_SDOUT          | DAP4_DOUT    | I2S Audio Port 3 Data Out         |                               | Bidir     | CMOS – 1.8V |
| E16  | AO_DMIC_IN_CLK      | CAN_GPIO1    | Digital Mic Input Clock           | Expansion Header              | Output    | CMOS – 1.8V |
| D16  | AO_DMIC_IN_DAT      | CAN_GPIO0    | Digital Mic Input Data            |                               | Input     | CMOS – 1.8V |
| G4   | DSPK_OUT_CLK        | GPIO_AUD3    | Digital Speaker Output Clock      | GPIO Expansion Header         | Output    | CMOS – 1.8V |
| H4   | DSPK_OUT_DAT        | GPIO_AUD2    | Digital Speaker Output Data       | Headel                        | Output    | CMOS – 1.8V |
| F2   | GPIO19_AUD_RST      | GPIO_AUD1    | Audio Codec Reset or GPIO         | Supervisor Handan             | Output    | CMOS – 1.8V |
| НЗ   | GPIO20_AUD_INT      | GPIO_AUD0    | Audio Codec Interrupt or GPIO     | Expansion Header              | Input     | CMOS – 1.8V |

When possible, the following assignments should be used for the I2Sx interfaces.

Table 60. I2S Interface Mapping

| Jetson TX2 Pins (Tegra Functions) | I/O Block | Typical Usage                |
|-----------------------------------|-----------|------------------------------|
| 1250 (1251)                       | AUDIO     | Available (Codec)            |
| I2S1 (I2S2)                       | CONN      | Available (Misc)             |
| 12S2 (12S3)                       | AUDIO_HV  | Available (WLAN / BT, Modem) |
| 12S3 (12S4)                       | AUDIO_HV  | Available (Misc)             |
| NA (I2S6)                         | DMIC_HV   | Used for on-module WLAN / BT |



Figure 27. Audio Device Connections



Note:

- The I2S interfaces can be used in either Master or Slave mode.
- A capacitor from DAPn\_FS to GND is recommended if Tegra an I2S slave & the edge\_cntrl configuration = 1 (SDATA driven on positive edge of SCLK). The value of the capacitor should be chosen to provide a minimum of 2ns hold time for the DAPn\_FS edge after the rising edge of DAPn\_SCLK.

### **I2S Design Guidelines**

Table 61. I2S Interface Signal Routing Requirements

| Parameter                           |                         | Requirement       | Units      | Notes      |
|-------------------------------------|-------------------------|-------------------|------------|------------|
| Configuration / Device Organization |                         | 1                 | load       |            |
| Max Loading                         |                         | 8                 | pF         |            |
| Reference plane                     |                         | GND               |            |            |
| Breakout Region Impedance           |                         | Min width/spacing |            |            |
| Trace Impedance                     |                         | 50                | Ω          | ±20%       |
| Via proximity (Signal to reference) |                         | < 3.8 (24)        | mm (ps)    | See Note 1 |
| Trace spacing                       | Microstrip or Stripline | 2x                | dielectric |            |
| Max Trace Delay                     |                         | 3600 (~22)        | ps (in)    |            |
| Max Trace Delay Skew between SCLK   | & SDATA_OUT/IN          | 250 (~1.6")       | ps (in)    |            |

Note: Up to 4 signal Vias can share a single GND return Via

**Table 62. Audio Signal Connections** 

| Jetson TX2 Pin Name | Type | Termination                                          | Description                                                            |
|---------------------|------|------------------------------------------------------|------------------------------------------------------------------------|
| 12S[3:0]_SCLK       | 1/0  | <b>I2S[2,0]_CLK</b> have 75Ω beads & <b>I2S3_CLK</b> | I2S Serial Clock: Connect to I2S/PCM CLK pin of audio device.          |
|                     |      | has a $120\Omega$ Bead in series (on Jetson TX2).    |                                                                        |
| 12S[3:0]_LRCK       | 1/0  |                                                      | I2S Left/Right Clock: Connect to Left/Right Clock pin of audio device. |
| I2S[3:0]_SDATA_OUT  | 1/0  |                                                      | I2S Data Output: Connect to Data Input pin of audio device.            |
| 12S[3:0]_SDATA_IN   | - 1  |                                                      | I2S Data Input: Connect to Data Output pin of audio device.            |
| AUD_MCLK            | 0    | 75Ω Beads in series (on Jetson TX2).                 | Audio Codec Master Clock: Connect to clock pin of Audio Codec.         |
| GPIO19_AUD_RST      | 0    |                                                      | Audio Reset: Connect to reset pin of Audio Codec.                      |
| GPIO20 AUD INT      | - 1  |                                                      | Audio Interrupt: Connect to interrupt pin of Audio Codec.              |



# 11.0 WLAN / BT (INTEGRATED)

Jetson TX2 integrates a Broadcom BCM4354 WLAN / BT solution. Two Dual-band antenna connectors are located on the module. The requirements are in the Antenna Requirements table below. The UART interface is multiplexed and either route these to the WLAN/BT device or to the connector pins for use on the carrier board. The default selection for the multiplexers is to the WLAN/BT device.

Figure 28. Integrated WLAN / BT



Table 63. Antenna Requirements

| Parameter         | Requirement             | Units | Notes      |
|-------------------|-------------------------|-------|------------|
| Туре              | Dual-Band (x2) Dipole   |       |            |
| Frequency Band(s) | 2.4 & 5.0               | GHz   |            |
| Impedance         | 50                      | Ω     |            |
| Mating Connector  | Plug: I-PEX U.FL series |       | See note 1 |

Note: 1. Receptacles on Jetson TX2 are from Hirose Electric (U.S.A). Part # is U.FL-R-SMT-1(10).

2. Antenna Manufacturer: Pulse, Part Number: W1043

3. Cable manufacturer: Pulse, part number: W9009



# 12.0 MISCELLANEOUS INTERFACES

## 12.1 I2C

Tegra has nine I2C controllers. Jetson TX2 brings eight of the I2C interfaces out, which are shown in the tables below. The assignments in Table 65 should be used for the I2C interfaces:

Table 64. Jetson TX2 I2C Pin Descriptions

| Pin# | Jetson TX2 Pin Name | Tegra Signal | Usage/Description                   | Usage on the Carrier<br>Board | Direction | Pin Type                     |
|------|---------------------|--------------|-------------------------------------|-------------------------------|-----------|------------------------------|
| C6   | I2C_CAM_CLK         | CAM_I2C_SCL  | Camera I2C Clock                    | Camera Connector              | Bidir     | Open Drain – 1.8V            |
| D6   | I2C_CAM_DAT         | CAM_I2C_SDA  | Camera I2C Data                     | Camera Connector              | Bidir     | Open Drain – 1.8V            |
| E15  | I2C_GPO_CLK         | GPIO_SEN8    | General I2C 0 Clock                 |                               | Bidir     | Open Drain – 1.8V            |
| D15  | I2C_GP0_DAT         | GPIO_SEN9    | General I2C 0 Data                  |                               | Bidir     | Open Drain – 1.8V            |
| A21  | I2C_GP1_CLK         | GEN1_I2C_SCL | General I2C 1 Clock                 |                               | Bidir     | Open Drain – 3.3V            |
| A20  | I2C_GP1_DAT         | GEN1_I2C_SDA | General I2C 1 Data                  |                               | Bidir     | Open Drain – 3.3V            |
| C11  | I2C_GP2_CLK         | GEN7_I2C_SCL | General I2C 2 Clock                 | I2C (General)                 | Bidir     | Open Drain – 1.8V            |
| C10  | I2C_GP2_DAT         | GEN7_I2C_SDA | General I2C 2 Data                  | izc (General)                 | Bidir     | Open Drain – 1.8V            |
| C12  | I2C_GP3_CLK         | GEN9_I2C_SCL | General I2C 3 Clock                 |                               | Bidir     | Open Drain – 1.8V            |
| C13  | I2C_GP3_DAT         | GEN9_I2C_SDA | General I2C 3 Data                  |                               | Bidir     | Open Drain – 1.8V            |
| A6   | I2C_PM_CLK          | GEN8_I2C_SCL | PM I2C Clock                        |                               | Bidir     | Open Drain – 1.8V            |
| В6   | I2C_PM_DAT          | GEN8_I2C_SDA | PM I2C Data                         |                               | Bidir     | Open Drain – 1.8V            |
| A34  | DP1_AUX_CH-         | DP_AUX_CH1_N | Display Port 1 Aux- or HDMI DDC SDA | LIDNAL Turno A Conn           | Bidir     | AC-Coupled on Carrier        |
| A35  | DP1_AUX_CH+         | DP_AUX_CH1_P | Display Port 1 Aux+ or HDMI DDC SCL | HDMI Type A Conn.             | Bidir     | Board (eDP/DP) or Open-      |
| B34  | DP0_AUX_CH-         | DP_AUX_CH0_N | Display Port 0 Aux- or HDMI DDC SDA | Display Connector             | Bidir     | Drain, 1.8V (3.3V tolerant - |
| B35  | DP0_AUX_CH+         | DP_AUX_CH0_P | Display Port 0 Aux+ or HDMI DDC SCL | Display Connector             | Bidir     | DDC/I2C)                     |

Table 65. I2C Interface Mapping

| Ctrlr | Jetson TX2 Pins<br>Names | Usage on Jetson<br>TX2 | Typcial usage on Carrier board                      | On-Jetson TX2 Pull-up/voltage                                                           |
|-------|--------------------------|------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------|
| I2C1  | I2C_GP1_CLK/DAT          | Power monitors         | General I2C bus usage. 3.3V devices supported       | 1KΩ on Jetson TX2 to 3.3V                                                               |
| 12C2  | I2C_GPO_CLK/DAT          |                        | Audio Codec, general I2C. 1.8V devices supported    | 1KΩ on Jetson TX2 to 1.8V                                                               |
| 12C3  | I2C_CAM_CLK/DAT          |                        | Cameras & related functions. 1.8V devices supported | 1KΩ on Jetson TX2 to 1.8V                                                               |
| 12C4  | DP1_AUX_CH_P/N           |                        | HDMI / DP / I2C. 1.8V / 3.3V devices supported.     | None on Jetson TX2. I/F supports pull-up to 1.8V or 3.3V (3.3V in Open-drain mode only) |
| 12C5  | na                       | Power control          | On-Jetson TX2 use only                              | 1KΩ on Jetson TX2 to 1.8V                                                               |
| 12C6  | DPO_AUX_CH_P/N           |                        | HDMI / DP / I2C. 1.8V / 3.3V devices supported.     | None on Jetson TX2. I/F supports pull-up to 1.8V or 3.3V (3.3V in Open-drain mode only) |
| 12C7  | I2C_GP2_CLK/DAT          |                        | General I2C bus. 1.8V devices supported             | 1KΩ on Jetson TX2 to 1.8V                                                               |
| 12C8  | I2C_PM_CLK/DAT           | Thermal Sensor         | General I2C bus. Only 1.8V devices supported        | 1KΩ on Jetson TX2 to 1.8V                                                               |
| 12C9  | I2C_GP3_CLK/DAT          |                        | General I2C bus. Only 1.8V devices supported        | 1KΩ on Jetson TX2 to 1.8V                                                               |



Figure 29. I2C Connections



#### **I2C Design Guidelines**

Care must be taken to ensure I2C peripherals on same I2C bus connected to Jetson TX2 do not have duplicate addresses. Addresses can be in two forms: 7-bit, with the Read/Write bit removed or 8-bit including the Read/Write bit. Be sure to compare I2C device addresses using the same form (all 7-bit or all 8-bit format).

Table 66. I2C Interface Signal Routing Requirements

| Parameter       |                          | Requirement                                           | Units      | Notes              |
|-----------------|--------------------------|-------------------------------------------------------|------------|--------------------|
| Max Frequency   | Standard-mode / Fm / Fm+ | 100 / 400 / 1000                                      | kHz        | See Note 1         |
| Topology        |                          | Single ended, bi-directional, multiple masters/slaves |            |                    |
| Max Loading     | Standard-mode / Fm / Fm+ | 400                                                   | pF         | Total of all loads |
| Reference plane |                          | GND or PWR                                            |            |                    |
| Trace Impedance |                          | 50 – 60                                               | Ω          | ±15%               |
| Trace Spacing   |                          | 1x                                                    | dielectric |                    |
| Max Trace Delay | Standard Mode            | 3400 (~20)                                            | ps (in)    |                    |
|                 | Fm & Fm+                 | 1700 (~10)                                            |            |                    |

Note:

- 1. Fm = Fast-mode, Fm+ = Fast-mode Plus
- 2. Avoid routing I2C signals near noisy traces, supplies or components such as a switching power regulator.
- 3. No requirement for decoupling caps for PWR reference



### Table 67. I2C Signal Connections

| Jetson TX2 Pin  | Туре | Termination                                      | Description                                                         |
|-----------------|------|--------------------------------------------------|---------------------------------------------------------------------|
| Name            |      |                                                  |                                                                     |
| I2C_GPO_CLK/DAT | I/OD | 1kΩ pull-ups to <b>VDD_1V8</b> on Jetson TX2     | General I2C 0 Clock\Data. Connect to CLK/Data pins of 1.8V devices  |
| I2C_GP1_CLK/DAT | I/OD | 1kΩ pull-ups to <b>VDD_3V3_SYS</b> on Jetson TX2 | General I2C 1 Clock\Data. Connect to CLK/Data pins of 3.3V devices. |
| I2C_GP2_CLK/DAT | I/OD | 1kΩ pull-ups to <b>VDD_1V8</b> on Jetson TX2     | General I2C 2 Clock\Data. Connect to CLK/Data pins of 1.8V devices  |
| I2C_GP3_CLK/DAT | I/OD | 1kΩ pull-ups to <b>VDD_1V8</b> on Jetson TX2     | General I2C 3 Clock\Data. Connect to CLK/Data pins of 1.8V devices. |
| I2C_PM_CLK/DAT  | I/OD | 1kΩ pull-ups to <b>VDD_1V8</b> on Jetson TX2     | Power Mon. I2C Clock\Data. Connect to CLK/Data pins of 1.8V         |
|                 |      |                                                  | devices                                                             |
| I2C_CAM_CLK/DAT | I/OD | 1kΩ pull-ups to <b>VDD_1V8</b> on Jetson TX2     | Camera I2C Clock\Data. Connect to CLK/Data pins of any 1.8V devices |
| DP0_AUX_CH+/-   | I/OD | See eDP/HDMI/DP sections for correct             | DP_AUX Channel (eDP/DP) or DDC I2C 2 Clock & Data (HDMI).           |
|                 |      | termination                                      | Connect to AUX_CH+/- (DP) or SCL/SDA (HDMI)                         |
| DP1_AUX_CH+/-   | I/OD | See eDP/HDMI/DP sections for correct             | DP_AUX Channel (eDP/DP) or DDC I2C 2 Clock & Data (HDMI).           |
|                 |      | termination                                      | Connect to AUX_CH+/- (DP) or SCL/SDA (HDMI)                         |

Note:

- 1. If some devices require a different voltage level than others connected to the same I2C bus, level shifters are required.
- 2. For I2C interfaces that are pulled up to 1.8V, disable the E\_OD\_HV option for these pads. For I2C interfaces that are pulled up to 3.3V, enable the E\_OD\_HV option. The Open Drain option is selected in the Pinmux registers.

#### **De-bounce**

The tables below contain the allowable De-bounce settings for the various I2C Modes.

Table 68. De-bounce Settings (Fast Mode Plus, Fast Mode & Standard Mode)

| I2C Mode | Clock Source | Source Clock Freq | I2C Source Divisor | Sm/Fm Divisor | De-bounce Value | I2C SCL Freq |
|----------|--------------|-------------------|--------------------|---------------|-----------------|--------------|
|          |              |                   |                    |               | 0               | 1016KHz      |
| Fm+      | PLLP_OUT0    | 408MHz            | 5 (0x04)           | 10 (0x9)      | 5:1             | 905.8KHz     |
|          |              |                   |                    |               | 7:6             | 816KHz       |
|          |              |                   |                    |               |                 |              |
| Fm       | PLLP_OUT0    | 408MHz            | 5 (0x4)            | 26 (0x19)     | 7:0             | 392KHz       |
|          |              |                   |                    |               |                 |              |
| Sm       | PLLP_OUT0    | 408MHz            | 20 (0x13)          | 26 (0x19)     | 7:0             | 98KHz        |

Note: Sm = Standard Mode.

## 12.2 SPI

Jetson TX2 brings out three of the Tegra SPI interfaces.

Table 69. Jetson TX2 SPI Pin Descriptions

| Pin# | Jetson TX2 Pin Name | Tegra Signal | Usage/Description           | Usage on the Carrier<br>Board | Direction | Pin Type    |
|------|---------------------|--------------|-----------------------------|-------------------------------|-----------|-------------|
| E3   | SPIO_CLK            | GPIO_SEN1    | SPI 0 Clock                 |                               | Bidir     | CMOS – 1.8V |
| F3   | SPIO_CSO#           | GPIO_SEN4    | SPI 0 Chip Select 0         | Disales Comments              | Bidir     | CMOS – 1.8V |
| E4   | SPI0_MISO           | GPIO_SEN2    | SPI 0 Master In / Slave Out | Display Connector             | Bidir     | CMOS – 1.8V |
| F4   | SPI0_MOSI           | GPIO_SEN3    | SPI 0 Master Out / Slave In |                               | Bidir     | CMOS – 1.8V |
| G13  | SPI1_CLK            | GPIO_CAM4    | SPI 1 Clock                 |                               | Bidir     | CMOS – 1.8V |
| E14  | SPI1_CSO#           | GPIO_CAM7    | SPI 1 Chip Select 0         | Formanian Handan              | Bidir     | CMOS – 1.8V |
| F14  | SPI1_MISO           | GPIO_CAM5    | SPI 1 Master In / Slave Out | Expansion Header              | Bidir     | CMOS – 1.8V |
| F13  | SPI1_MOSI           | GPIO_CAM6    | SPI 1 Master Out / Slave In |                               | Bidir     | CMOS – 1.8V |
| H14  | SPI2_CLK            | GPIO_WAN5    | SPI 2 Clock                 |                               | Bidir     | CMOS – 1.8V |
| G16  | SPI2_CS0#           | GPIO_WAN8    | SPI 2 Chip Select 0         |                               | Bidir     | CMOS – 1.8V |
| F16  | SPI2_CS1#           | GPIO_MDM4    | SPI 2 Chip Select 1         | Display/Camera Conns.         | Bidir     | CMOS – 1.8V |
| H15  | SPI2_MISO           | GPIO_WAN6    | SPI 2 Master In / Slave Out |                               | Bidir     | CMOS – 1.8V |
| G15  | SPI2_MOSI           | GPIO_WAN7    | SPI 2 Master Out / Slave In |                               | Bidir     | CMOS – 1.8V |



Figure 30. SPI Connections



The figure below shows the basic connections used.

Figure 31. Basic SPI Master/Slave Connections



#### **SPI Design Guidelines**

Figure 32. SPI Point-Point Topology



Figure 33. SPI Star Topologies



Figure 34. SPI Daisy Topologies





## Table 70. SPI Interface Signal Routing Requirements

| Parameter                                   |                        | Requirement             | Units      | Notes        |
|---------------------------------------------|------------------------|-------------------------|------------|--------------|
| Max Frequency                               |                        | 65                      | MHz        |              |
| Configuration / Device Organization         |                        | 3                       | load       |              |
| Max Loading (total of all loads)            |                        | 15                      | pF         |              |
| Reference plane                             |                        | GND                     |            |              |
| Breakout Region Impedance                   |                        | Minimum width & spacing |            |              |
| Max PCB breakout delay                      |                        | 75                      | ps         |              |
| Trace Impedance                             |                        | 50 – 60                 | Ω          | ±15%         |
| Via proximity (Signal to reference)         |                        | < 3.8 (24)              | mm (ps)    | See Note 1   |
| Trace spacing                               | Microstrip / Stripline | 4x / 3x                 | dielectric |              |
| Max Trace Length/Delay (PCB Main Trunk)     | Point-Point            | 195 (1228)              | mm (ps)    |              |
| For MOSI, MISO, SCK & CS                    | 2x-Load Star/Daisy     | 120 (756)               |            |              |
| Max Trace Length/Delay (Branch-A)           | 2x-Load Star/Daisy     | 75 (472)                | mm (ps)    |              |
| for MOSI, MISO, SCK & CS                    |                        |                         |            |              |
| Max Trace Length/Delay (Branch-B)           | 2x-Load Star/Daisy     | 75 (472)                | mm (ps)    |              |
| for MOSI, MISO, SCK & CS                    |                        |                         |            |              |
| Max Trace Length/Delay Skew from MOSI, MISC | O & CS to SCK          | 16 (100)                | mm (ps)    | At any point |

Note: Up to 4 signal Vias can share a single GND return Via



## Table 71. SPI Signal Connections

| Jetson TX2 Pin Names | Type | Termination                      | Description                                                      |
|----------------------|------|----------------------------------|------------------------------------------------------------------|
| SPI[2:0]_CLK         | I/O  | SPIO_CLK has 120Ω Bead in series | SPI Clock.: Connect to Peripheral CLK pin(s)                     |
|                      |      | (on Jetson TX2).                 |                                                                  |
| SPI[2:0]_MOSI        | I/O  |                                  | SPI Data Output: Connect to Slave Peripheral MOSI pin(s)         |
| SPI[2:0]_MISO        | I/O  |                                  | SPI Data Input: Connect to Slave Peripheral MISO pin(s)          |
| SPI[2:1]_CS[1:0]#    | I/O  |                                  | SPI Chip Selects.: Connect one CS_N pin per SPI IF to each Slave |
| SPIO_CSO#            |      |                                  | Peripheral <b>CS</b> pin on the interface                        |

Table 72. Recommended SPI observation (test) points for initial boards

| Test Points Recommended           | Location                       |
|-----------------------------------|--------------------------------|
| One for each SPI signal line used | Near Jetson TX2 & Device pins. |

## 12.3 **UART**

Jetson TX2 brings five UARTs out to the main connector. One of the UARTs is used for the WLAN/BT on Jetson TX2 or as UART3 at the connector depending on the setting of a multiplexor. See Table 74 for typical assignments of the UARTs.

Table 73. Jetson TX2 UART Pin Descriptions

| Pin# | Jetson TX2 Pin Name | Tegra Signal          | Usage/Description      | Usage on the Carrier<br>Board | Direction | Pin Type    |
|------|---------------------|-----------------------|------------------------|-------------------------------|-----------|-------------|
| H11  | UARTO_CTS#          | UART1_CTS             | UART 0 Clear to Send   | Debug Header                  | Input     | CMOS – 1.8V |
| G11  | UARTO_RTS#          | UART1_RTS             | UART 0 Request to Send |                               | Output    | CMOS – 1.8V |
| G12  | UARTO_RX            | UART1_RX              | UART 0 Receive         | Debug Header                  | Input     | CMOS – 1.8V |
| H12  | UARTO_TX            | UART1_TX              | UART 0 Transmit        |                               | Output    | CMOS – 1.8V |
| E10  | UART1_CTS#          | UART3_CTS             | UART 1 Clear to Send   |                               | Input     | CMOS – 1.8V |
| E9   | UART1_RTS#          | UART3_RTS             | UART 1 Request to Send |                               | Output    | CMOS – 1.8V |
| D10  | UART1_RX            | UART3_RX              | UART 1 Receive         | Serial Port Header            | Input     | CMOS – 1.8V |
| D9   | UART1_TX            | UART3_TX              | UART 1 Transmit        |                               | Output    | CMOS – 1.8V |
| A15  | UART2_CTS#          | UART2_CTS             | UART 2 Clear to Send   |                               | Input     | CMOS – 1.8V |
| A16  | UART2_RTS#          | UART2_RTS             | UART 2 Request to Send | M 2 K F                       | Output    | CMOS – 1.8V |
| B15  | UART2_RX            | UART2_RX              | UART 2 Receive         | M.2 Key E                     | Input     | CMOS – 1.8V |
| B16  | UART2_TX            | UART2_TX              | UART 2 Transmit        |                               | Output    | CMOS – 1.8V |
| G9   | UART3_CTS#          | UART4_CTS_N (via mux) | UART 3 Clear to Send   | Neterious                     | Input     | CMOS – 1.8V |
| G10  | UART3_RTS#          | UART4_RTS_N (via mux) | UART 3 Request to Send | Not assigned                  | Output    | CMOS – 1.8V |
| Н9   | UART3_RX            | UART4_RX (via mux)    | UART 3 Receive         | Optional source of            | Input     | CMOS – 1.8V |
| H10  | UART3_TX            | UART4_TX (via mux)    | UART 3 Transmit        | UART on Exp. Header           | Output    | CMOS – 1.8V |
| D5   | UART7_RX            | UART7_RX              | UART 7 Receive         | Not Assisted                  | Input     | CMOS – 1.8V |
| D8   | UART7_TX            | UART7_TX              | UART 7 Transmit        | Not Assigned                  | Output    | CMOS – 1.8V |

Table 74. UART Interface Mapping

| Jetson TX2 Pins (Tegra Functions) | I/O Block | Typical Usage                                    |
|-----------------------------------|-----------|--------------------------------------------------|
| UARTO (UART1)                     | DEBUG     | Debug                                            |
| UART1 (UART3)                     | AO        | Serial Port                                      |
| UART2 (UART2)                     | UART      | M.2 socket for external WLAN / BT                |
| UART3 (UART4)                     | CONN      | Misc. Available if not used for on-module WLAN / |
|                                   |           | BT (selected by on-module multiplexor)           |
| UART7 (UART7)                     | AO        | 2 <sup>nd</sup> Debug/Misc.                      |



Figure 35. Jetson TX2 UART Connections



Table 75. UART Signal Connections

| Ball Name      | Туре | Termination | Description                                                   |
|----------------|------|-------------|---------------------------------------------------------------|
| UART[7,3:0]_TX | 0    |             | UART Transmit: Connect to Peripheral RXD pin of device        |
| UART[7,3:0]_RX | 1    |             | UART Receive: Connect to Peripheral TXD pin of device         |
| UART[3:0]_CTS# | 1    |             | UART Clear to Send: Connect to Peripheral RTS_N pin of device |
| UART[3:0]_RTS# | 0    |             | UART Request to Send: Connect to Peripheral CTS pin of device |

## 12.4 Fan

Jetson TX2 provides PWM and Tachometer functionality for controlling a fan as part of the thermal solution. Information on the PWM and Tachometer pins/functions can be found in the following locations:

### **Jetson TX2 Module Pin Mux:**

• This is used to configure the FAN\_PWM & FAN\_TACH pins. The FAN\_PWM pin is configured as GP\_PWM4. The FAN\_TACH pin is configured as NV\_THERM\_FAN\_TACH.

#### **Tegra X2 Technical Reference Manual:**

 Functional descriptions and related registers can be found in the TRM for the FAN\_PWM (PWM chapter) & FAN\_TACH (Tachometer chapter) functions.

#### **Jetson Developer Kit Carrier Board Specification:**

The document contains the maximum current capability of the VDD\_5V0\_IO\_SYS supply in the Interface Power chapter (VDDIO\_5V0\_IO\_SLP comes from that supply). The fan is powered by this supply on the Jetson TX2 Developer Kit carrier board.



### Table 76. Jetson TX2 Fan Pin Descriptions

| Pin # | Jetson TX2 Pin Name | Tegra Signal | Usage/Description | Usage on the Carrier<br>Board | Direction | Pin Type    |
|-------|---------------------|--------------|-------------------|-------------------------------|-----------|-------------|
| C16   | FAN_PWM             | GPIO_SEN6    | Fan PWM           | Fon                           | Output    | CMOS – 1.8V |
| B17   | FAN_TACH            | UART5_TX     | Fan Tach          | Fan                           | Input     | CMOS – 1.8V |

Figure 36. Jetson TX2 Fan Connection Example



**Table 77. Fan Signal Connections** 

| Ball Name | Туре | Termination      | Description                                                     |  |
|-----------|------|------------------|-----------------------------------------------------------------|--|
| FAN_PWM   | 0    |                  | Fan Pulse Width Modulation: Connect through FET as shown in the |  |
|           |      |                  | Jetson TX2 Fan Connections figure.                              |  |
| FAN_TACH  | 1    | ESD diode to GND | Fan Tachometer: Connect to TACH pin on fan connector.           |  |

## 12.5 CAN

Jetson TX2 brings two CAN (Controller Area Network) interfaces out to the main connector.

Table 78. Jetson TX2 CAN Pin Descriptions

| Pin# | Jetson TX2 Pin Name | Tegra Signal | Usage/Description | Usage on the Carrier<br>Board | Direction | Pin Type  |
|------|---------------------|--------------|-------------------|-------------------------------|-----------|-----------|
| C20  | CAN_WAKE            | CAN_GPIO4    | CAN Wake          |                               | Input     | CMOS 3.3V |
| E18  | CANO_ERR            | CAN_GPIO5    | CAN #0 Error      |                               | Input     | CMOS 3.3V |
| D18  | CANO_RX             | CAN0_DIN     | CAN #0 Receive    |                               | Input     | CMOS 3.3V |
| D19  | CAN0_TX             | CAN0_DOUT    | CAN #0 Transmit   | GPIO Expansion                | Output    | CMOS 3.3V |
| C19  | CAN1_ERR            | CAN_GPIO3    | CAN #1 Error      | Header                        | Input     | CMOS 3.3V |
| D17  | CAN1_RX             | CAN1_DIN     | CAN #1 Receive    |                               | Input     | CMOS 3.3V |
| C17  | CAN1_STBY           | CAN_GPIO6    | CAN #1 Standby    |                               | Output    | CMOS 3.3V |
| C18  | CAN1_TX             | CAN1_DOUT    | CAN #1 Transmit   |                               | Output    | CMOS 3.3V |

Figure 37. Jetson TX2 CAN Connections





### Table 79. CAN Interface Signal Routing Requirements

| Parameter                                               | Requirement | Units      | Notes      |
|---------------------------------------------------------|-------------|------------|------------|
| Max Data Rate / Frequency                               | 1           | Mbps / MHz |            |
| Configuration / Device Organization                     | 1           | load       |            |
| Reference plane                                         | GND         |            |            |
| Trace Impedance                                         | 50          | Ω          | ±15%       |
| Via proximity (Signal via to GND return via)            | < 3.8 (24)  | mm (ps)    | See Note 1 |
| Trace spacing Microstrip / Stripline                    | 4x / 3x     | dielectric |            |
| Max Trace Length (for RX & TX only)                     | 223 (1360)  | mm (ps)    | See Note 2 |
| Max Trace Length/Delay Skew from <b>RX</b> to <b>TX</b> | 8 (50)      | mm (ps)    | See Note 2 |

**Table 80. CAN Signal Connections** 

| Ball Name    | Туре | Termination | Description                                      |
|--------------|------|-------------|--------------------------------------------------|
| CAN[1:0]_TX  | 0    |             | CAN Transmit: Connect to matching pin of device  |
| CAN[1:0]_RX  | I    |             | CAN Receive: Connect to Peripheral pin of device |
| CAN[1:0]_ERR | I    |             | CAN Error: Connect to matching pin of device     |
| CAN1_STBY    | 0    |             | CAN Standby: Connect to matching pin of device   |
| CAN_WAKE     | I    |             | CAN Wake: Connect to matching pin of device      |

# 12.6 Debug

Figure 38. Debug Connections



Notes:

- 1. JTAG\_GP1 (Tegra NVJTAG\_SEL) is left unconnected (pulled down on module) for normal operation and pulled to 1.8V for Boundary Scan Mode.
- 2. If level shifter is implemented, pull-ups are required the RX & CTS lines on the non-Tegra side of the level shifter. This is required to keep the inputs from floating and toggling when no device is connected to the debug UART.
- 3. Check preferred JTAG debugger documentation for JTAG PU/PD recommendations.



JTAG is not required, but may be useful for new design bring-up or for Boundary Scan.

Table 81. Jetson TX2 JTAG Pin Descriptions

| Pin# | Jetson TX2 Pin Name | Tegra Signal | Usage/Description                                                                                                                    | Usage on the Carrier<br>Board    | Direction | Pin Type    |
|------|---------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------|-------------|
| B13  | JTAG_GP0            | JTAG_TRST_N  | JTAG Test Reset                                                                                                                      | JTAG Header & Debug<br>Connector | Input     | CMOS – 1.8V |
| A11  | JTAG_GP1            | NVJTAG_SEL   | JTAG General Purpose 1. Pulled low on<br>module for normal operation & pulled<br>high by test device for Boundary Scan<br>test mode. | JTAG                             | Input     | CMOS – 1.8V |
| A14  | JTAG_RTCK           | -            | JTAG Return Clock                                                                                                                    |                                  | Input     | CMOS – 1.8V |
| B11  | JTAG_TCK            | JTAG_TCK     | JTAG Test Clock                                                                                                                      |                                  | Input     | CMOS – 1.8V |
| B12  | JTAG_TDI            | JTAG_TDI     | JTAG Test Data In                                                                                                                    | JTAG Header & Debug<br>Connector | Input     | CMOS – 1.8V |
| A13  | JTAG_TDO            | JTAG_TD0     | JTAG Test Data Out                                                                                                                   | Connector                        | Output    | CMOS – 1.8V |
| A12  | JTAG_TMS            | JTAG_TMS     | JTAG Test Mode Select                                                                                                                |                                  | Input     | CMOS – 1.8V |

**Table 82. JTAG Signal Connections** 

| Jetson TX2 Pin<br>(function) Name | Туре | Termination                         | Description                                                                            |
|-----------------------------------|------|-------------------------------------|----------------------------------------------------------------------------------------|
| JTAG_TMS                          | I    |                                     | JTAG Mode Select: Connect to TMS pin of connector                                      |
| JTAG_TCK                          | I    | 100kΩ to <b>GND</b> (on Jetson TX2) | JTAG Clock: Connect to TCK pin of connector                                            |
| JTAG_TDO                          | 0    |                                     | JTAG Data Out: Connect to TDO pin of connector                                         |
| JTAG_TDI                          | I    |                                     | JTAG Data In: Connect to TDI pin of connector                                          |
| JTAG_RTCK                         | I    |                                     | JTAG Return Clock: Connect to RTCK pin of connector                                    |
| JTAG_GP0#                         | I    | 100kΩ to <b>GND</b> &               | JTAG General Purpose Pin #0: Connect to TRST pin of connector                          |
| (JTAG_TRST_N)                     |      | 0.1uF to GND (on Jetson TX2)        |                                                                                        |
| JTAG_GP1                          |      | 100kΩ to <b>GND</b> (on Jetson TX2) | JTAG General Purpose Pin #1: Used as select                                            |
|                                   |      |                                     | - Normal operation: Leave series resistor from NVJTAG_SEL not stuffed.                 |
|                                   |      |                                     | - Scan test mode: Connect NVJTAG_SEL to VDD_1V8 (install $0\Omega$ resistor as shown). |

## 12.6.2 Debug UART

Jetson TX2 provides UART0 for debug purposes. The connections are shown in Figure 38 and described in the table below.

Table 83. Debug UART Connections

| Jetson TX2 Pin | Туре | Termination                                                                                    | Description                                                  |
|----------------|------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| Name           |      |                                                                                                |                                                              |
| UARTO_TXD      | 0    |                                                                                                | UART #0 Transmit: Connect to RX pin of serial device         |
| UARTO_RXD      | I    | If level shifter implemented, $100k\Omega$ to supply on the non-Jetson TX2 side of the device. | UART #0 Receive: Connect to TX pin of serial device          |
| UARTO_RTS#     | 0    | 4.7kΩ to <b>GND</b> or VDD_1V8 on Jetson TX2 for RAM Code strapping                            | UART #0 Request to Send: Connect to CTS pin of serial device |
| UARTO_CTS#     | I    | If level shifter implemented, $100k\Omega$ to supply on the non-Jetson TX2 side of the device. | UART #0 Clear to Send: Connect to RTS pin of serial device   |

### 12.6.3 Boundary Scan Test Mode

To support Boundary Scan Test mode, the Tegra NVJTAG\_SEL pin must be pulled high and Tegra must be held in reset without resetting the PMIC. The figure below illustrates this. Other requirements related to supporting Boundary Scan Test mode are described in the "Tegra X2 Boundary Scan Requirements & Usage" document.



Figure 39. Boundary Scan Connections



# 12.7 Strapping Pins

Jetson TX2 has one strap (FORCE\_RECOV#) that is intended to be used on the carrier board. That strap is used to enter Force Recovery mode. The other straps mentioned in this section are for use on the module by Nvidia only. They are included here as their state at power-on must be kept at the level selected on the module.

Figure 40. Jetson TX2 Strap Connections





### Table 84. Power-on Strapping Breakdown

| Jetson TX2 Pin<br>Name | Tegra Ball Name | Strap Options | Tegra<br>Internal<br>PU/PD | Jetson<br>TX2<br>PU/PD | Description                                              |
|------------------------|-----------------|---------------|----------------------------|------------------------|----------------------------------------------------------|
| FORCE_RECOV#           | GPIO_SW1        | RCM0          | ~100kΩ PU                  |                        | Recovery Mode [1:0]                                      |
| SLEEP#                 | GPIO_SW2        | RCM1          | ~100kΩ PU                  |                        | x1: Normal boot from secondary device                    |
|                        |                 |               |                            |                        | 10: Forced Recovery Mode                                 |
|                        |                 |               |                            |                        | 00: Reserved                                             |
|                        |                 |               |                            |                        | See critical warning in note 1                           |
| UART2_TX               | UART2_TX        | RAM_CODE3     | ~100kΩ PD                  | 4.7KΩ PU               | [3:2] Selects secondary boot device configuration set    |
| UART2_RTS              | UART2_RTS_N     | RAM_CODE2     | ~100kΩ PD                  | 4.7KΩ PU               | within the BCT. For Nvidia use only.                     |
| UART1_TX               | UART3_TX        | RAM_CODE1     | ~100kΩ PD                  | 4.7KΩ PU               | [1:0] Selects DRAM configuration set within the BCT. For |
| UARTO_RTS              | UART1_RTS_N     | RAM_CODE0     | ~100kΩ PD                  | 4.7KΩ PU               | Nvidia use only.                                         |
| _                      |                 | _             |                            |                        | See critical warning in Note 2.                          |
| RSVD-D8                | UART7_TX        | BOOT_SELECT2  | ~100kΩ PD                  | 4.7kΩ PD               | Software reads value and determines Boot device to be    |
| NA (see note 5)        | UART4_TX        | BOOT_SELECT1  | ~100kΩ PD                  | 4.7kΩ PD               | configured and used                                      |
| NA (see note 5)        | UART4_RTS_N     | BOOT_SELECTO  | ~100kΩ PD                  | 4.7kΩ PD               | 000 = eMMC x8 BootModeOFF, 512-byte page. Maps to        |
|                        |                 |               |                            |                        | SDMMC w/config=0x0001 size. 26MHz                        |
|                        |                 |               |                            |                        | 001 – 111 Reserved                                       |
|                        |                 |               |                            |                        | See Note 3 & 5. See critical warning in Note 4.          |

#### Note:

- If the SLEEP# pin is used in a design, it must not be driven or pulled low during power-on at the same time as FORCE\_RECOV# is pulled low for Recovery Mode as this would change the strapping and select a reserved mode.
   Violating this requirement will prevent the system from entering Recovery Mode.
- If UART2\_TX/RTS, UART1\_TX or UART0\_RTS are used in a design, they must not be driven or pulled high or low during power-on. Violating this requirement can change the RAM\_CODE strapping & result in functional failures.
- 3. The above BOOT\_SELECT option is only in effect in "regular boot" conditions i.e. coldboot. If "Forced Recovery" mode is detected (FORCE RECOV# low at boot), that mode take precedence over the eMMC boot device choice.
- 4. If UART7\_TX (on RSVD pin) is used in a design, it must not be driven or pulled high during power-on as this would affect the BOOT\_SELECT strapping. *Violating this requirement will likely prevent the system from booting*.
- 5. eMMC boot does not use either the normal boot mode or alternate boot mode supported by the eMMC spec. The Tegra BootROM uses the Card Identification mode for booting from eMMC.
- 6. Tegra UART4\_TX & UART4\_RTS\_N are routed to a mux on Jetson TX2 and directed to either UART3\_TX/RTS or On-module WLAN/BT. Since these pins are outputs, and the mux is in the path, Jetson TX2 UART3 pins will not affect the Boot Select [1:0] strapping.



### 13.1 MPIO Pad Behavior when Associated Power Rail is Enabled

Jetson TX2 CZ (see note) type MPIOs pins may glitch when the associated power rail is enabled or disabled. Designers should take this into account. MPIOs of this type that must maintain a low state even while the power rail is being ramped up or down may require special handling. The CZ type pins are used on the following Jetson TX2 pins:

- I2S[3:2]\_x - AO\_DMIC\_IN\_x - SDCARD\_x - GPIO[18,17,11,9,8,6]/x

CANx

Note: The Pin Descriptions section of Jetson TX2 Data Sheet includes the pin type information.

## 13.2 Internal Pull-ups for CZ Type Pins at Power-on

The MPIO pads of type CZ (see note) are on blocks that can be powered at 1.8V or 3.3V. If the associated block is powered at 1.8V, the internal pull-up at initial power-on is not effective. The signal may only be pulled up a fraction of the 1.8V rail. Once the system boots, software can configure the pins for 1.8V operation and the internal pull-ups will work correctly. Signals that need the pull-ups during power-on should have external pull-up resistors added. If the associated block is powered at 3.3V by default, the pull-ups work correctly. The affected pins listed below. These are the Jetson TX2 CZ Type Pins on blocks powered at 1.8V with Power-on-Reset Default of Internal Pull-up Enabled. The SD\_CARD pins are CZ type, but the associated power rail is not enabled at power-on – software enables this at a later time. As long as the software configures the pins appropriately for the voltage, the issue will not affect the SD\_CARD pins.

- CAN1\_DOUT
- CAN1\_DIN
- CAN0\_DOUT
- CAN0\_DIN

**Note:** The Pin Descriptions section of Jetson TX2 Data Sheet includes the pin type information.

# 13.3 Schmitt Trigger Usage

The MPIO pins have an option to enable or disable Schmitt Trigger mode on a per-pin basis. This mode is recommended for pins used for edge-sensitive functions such as input clocks, or other functions where each edge detected will affect the operation of a device. Schmitt Trigger mode provides better noise immunity, and can help avoid extra edges from being "seen" by the Tegra inputs. Input clocks include the I2S & SPI clocks (I2Sx\_SCLK & SPIx\_SCK) when Tegra is in slave mode. The FAN\_TACH pin is another input that could be affected by noise on the signal edges. The SD\_CARD pin (Tegra SDMMC1\_CLK function), while used to output the SD clock, also samples the clock at the input to help with read timing. Therefore, the SD\_CARD\_CLK pin may benefit from enabling Schmitt Trigger mode.

# 13.4 Pins Pulled/Driven High During Power-on

The Jetson TX2 is powered up before the carrier board (See Power Sequencing section). The table below lists the pins on Jetson TX2 that default to being pulled or driven high. Care must be taken on the carrier board design to ensure that any of these pins that connect to devices on the carrier board (or devices connected to the carrier board) do not cause damage or excessive leakage to those devices. The SD\_CARD pins are not included because the associated power rail is not enabled at power-on – software enables this at a later time. Some of the ways to avoid issues with sensitive devices are:

- External pull-downs on the carrier board that are strong enough to keep the signals low are one solution, given that this does not affect the function of the pin. This will not work with RESET\_IN# which is actively driven high.
- Buffers or level shifters can be used to separate the signals from devices that may be affected. The buffer/shifter should be disabled until the device power is enabled.



Table 85. Jetson TX2 Pins Pulled/Driven High by Tegra Prior to CARRIER\_PWR\_ON Active

| Jetson TX2 Pin     | Power-on Reset   | Pull-up Strength | Jetson TX2 Pin  | Power-on Reset   | Pull-up Strength |
|--------------------|------------------|------------------|-----------------|------------------|------------------|
|                    | Default          | (kΩ)             |                 | Default          | (kΩ)             |
| DSPK_OUT_CLK       | Internal Pull-up | ~100             | JTAG_TMS        | Internal Pull-up | ~100             |
| SPI1_CSO#          | Internal Pull-up | ~100             | JTAG_TDI        | Internal Pull-up | ~100             |
| RESET_IN#          | Driven High      | na               | UART1_RX        | Internal Pull-up | ~100             |
| FORCE_RECOV#       | Internal Pull-up | ~100             | SPI0_MISO       | Internal Pull-up | ~100             |
| SLEEP#             | Internal Pull-up | ~100             | SPI0_MOSI       | Internal Pull-up | ~100             |
| GPIO7_TOUCH_RST    | Driven High      | na               | CAN1_TX         | Internal Pull-up | ~20              |
| CARRIER_STBY#      | Driven High      | na               | CAN1_RX         | Internal Pull-up | ~20              |
| GPIO5/CAM_FLASH_EN | Internal Pull-up | ~100             | CAN0_TX         | Internal Pull-up | ~20              |
| USB0_VBUS_DET      | Internal Pull-up | ~100             | CANO_RX         | Internal Pull-up | ~20              |
| SPI2_CS1#          | Internal Pull-up | ~100             | GPIO6_TOUCH_INT | Driven High      | na               |
| SPI2_CS0#          | Internal Pull-up | ~100             | GPIO3_CAM1_RST# | Internal Pull-up | ~18              |
| UARTO_TX           | Internal Pull-up | ~100             | CAM_VSYNC       | Internal Pull-up | ~18              |
| UARTO_RX           | Internal Pull-up | ~100             | GPIO2_CAM0_RST# | Internal Pull-up | ~18              |
| WDT_TIME_OUT#      | Driven High      | na               |                 |                  |                  |

Table 86. Jetson TX2 Pins Pulled High on the Module Prior to CARRIER\_PWR\_ON Active

| Jetson TX2 Pin  | Pull-up Supply<br>Voltage (V) | External<br>Pull-up (kΩ) | Jetson TX2 Pin | Pull-up Supply<br>Voltage (V) | External<br>Pull-up (kΩ) |
|-----------------|-------------------------------|--------------------------|----------------|-------------------------------|--------------------------|
| VIN_PWR_BAD#    | 5.0                           | 10                       | USB0_EN_OC#    | 3.3                           | 100                      |
| RESET_OUT#      | 1.8                           | 4.7                      | USB1_EN_OC#    | 3.3                           | 100                      |
| I2C_GPO_CLK/DAT | 1.8                           | 1.0                      | PEX0_CLKREQ#   | 3.3                           | 56                       |
| I2C_GP1_CLK/DAT | 3.3                           | 1.0                      | PEXO_RST#      | 3.3                           | 56                       |
| I2C_GP2_CLK/DAT | 1.8                           | 1.0                      | PEX1_CLKREQ#   | 3.3                           | 56                       |
| I2C_GP3_CLK/DAT | 1.8                           | 1.0                      | PEX1_RST#      | 3.3                           | 56                       |
| I2C_PM_CLK/DAT  | 1.8                           | 1.0                      | PEX2_CLKREQ#   | 3.3                           | 56                       |
| I2C_CAM_CLK/DAT | 1.8                           | 1.0                      | PEX2_RST#      | 3.3                           | 56                       |
|                 |                               |                          | PEX_WAKE#      | 3.3                           | 56                       |

# 13.5 Pad Drive Strength

The table below provides the maximum MPIO pad output drive current when the pad is configured for the maximum DRVUP/DRVDN values (11111b). The MPIO pad types include the ST, DD, CZ and LV\_CZ type pads. The pad types can be found in the Jetson TX2 Module Data Sheet.

Table 87. MPIO Maximum Output Drive Current

| IOL/IOH | Pad Type       | VOL       | VOH       |
|---------|----------------|-----------|-----------|
| +/- 1mA | ST             | 0.15*VDD  | 0.825*VDD |
| +/- 1mA | DD             | 0.15*VDD  | 0.8*VDD   |
| +/- 1mA | CZ (1.8V mode) | 0.15*VDD  | 0.85*VDD  |
| +/- 1mA | CZ (3.3V mode) | 0.15*VDD  | 0.85*VDD  |
| +/- 1mA | LV_CZ          | 0.15*VDD  | 0.85*VDD  |
|         |                |           |           |
| +/- 2mA | ST             | 0.15*VDD  | 0.7*VDD   |
| +/- 2mA | DD             | 0.175*VDD | 0.7*VDD   |
| +/- 2mA | CZ (1.8V mode) | 0.25*VDD  | 0.75*VDD  |
| +/- 2mA | CZ (3.3V mode) | 0.15*VDD  | 0.75*VDD  |
| +/- 2mA | LV_CZ          | 0.25*VDD  | 0.75*VDD  |



# 14.0 UNUSED INTERFACE TERMINATIONS

## 14.1 Unused MPIO Interfaces

The following Jetson TX2 pins (& groups of pins) are Jetson TX2 MPIO (Multi-purpose Standard CMOS Pad) pins that support either special function IOs (SFIO) and/or GPIO capabilities. Any unused pins or portions of pin groups listed below that are not used can be left unconnected.

Table 88. Unused MPIO pins / Pin Groups

| Jetson TX2 Pins / Pin Groups | Jetson TX2 Pins / Pin Groups |
|------------------------------|------------------------------|
| SLEEP#                       | SDIO, SDMMC                  |
| BATLOW#                      | AUDIO_x                      |
| FORCE_RECOV#                 | 12S                          |
| RESET_OUT#                   | DMIC                         |
| WDT_TIME_OUT#                | DSPK                         |
| CARRIER_STBY#                | UART                         |
| CHARGER_PRSNT#               | 12C                          |
| CHARGING#                    | SPI                          |
| USBx_EN_OC#                  | TOUCH_x                      |
| PEXx_REFCLK/RST/CLKREQ/WAKE  | WIFI_WAKE_x                  |
| LCD0_BKLT_PWM, FAN_PWM       | MODEM_x, MDM2AP_x, AP2MDM_x  |
| CAN                          | GPIO_EXP[1:0]_INT            |
| LCD_x                        | ALS_PROX_INT, MOTION_INT     |
| DPO_HPD, DP1_HPD, HDMI_CEC   | JTAG                         |
| CAM Control, Clock           |                              |

## 14.2 Unused SFIO Interface Pins

See the Unused SFIO (Special Function I/O) interface pins section in the Checklist at the end of this document.



# 15.0 DESIGN CHECKLIST

The checklist below is intended to help ensure that the correct connections have been made in a design. The check items describe connections for the various interfaces and the "Same/Diff/NA" column is intended to be used to indicate whether the design matches the check item description, is different, or is not applicable to the design.

Table 89. Checklist

| Check Item Description         |                                             |                                          | Same/Diff/NA |
|--------------------------------|---------------------------------------------|------------------------------------------|--------------|
| letson TX2 Signal Teri         | minations (Present on the modu              | le - shown for reference only)           |              |
| Note: Internal refers to Tegra | a internal Pull-up/down resistors. External | refers to resistors added on the module. |              |
|                                | Parallel Termination                        | Series Termination                       |              |
| JSB/PCIe                       |                                             |                                          |              |
| JSB0_EN_OC#                    | External 100KΩ pull-up to 3.3V              | _                                        |              |
| JSB1_EN_OC#                    | External 100KΩ pull-up to 3.3V              | _                                        |              |
| JSB0_VBUS_DET                  | ·                                           | Level shifter between Tegra & Jetson TX2 |              |
|                                |                                             | USB0_VBUS_DET pin                        |              |
| EX0_CLKREQ#                    | External 56KΩ pull-up to 3.3V               | -                                        |              |
| EXO_RST#                       | External 56KΩ pull-up to 3.3V               | -                                        |              |
| EX1_CLKREQ#                    | External 56KΩ pull-up to 3.3V               | _                                        |              |
| EX1_RST#                       | External 56KΩ pull-up to 3.3V               | -                                        |              |
| EX2_CLKREQ#                    | External 56KΩ pull-up to 3.3V               | -                                        |              |
| EX2_RST#                       | External 56KΩ pull-up to 3.3V               | _                                        |              |
| EX_WAKE#                       | External 56KΩ pull-up to 3.3V               | -                                        |              |
| IDMI/DP/eDP                    |                                             |                                          |              |
| PO HPD                         | Internal pull-down                          | _                                        |              |
| PP1_HPD                        | Internal pull-down                          | _                                        |              |
| <br>2C                         |                                             |                                          |              |
| 2C GPO CLK/DAT                 | External 1KΩ pull-up to 1.8V                | _                                        |              |
| C_GP1_CLK/DAT                  | External 1KΩ pull-up to 1.8V                | _                                        |              |
| C_GP2_CLK/DAT                  | External 1KΩ pull-up to 3.3V                | _                                        |              |
| 2C_GP3_CLK/DAT                 | External 1KΩ pull-up to 1.8V                | _                                        |              |
| C_PM_CLK/DAT                   | External 1KΩ pull-up to 1.8V                | _                                        |              |
| 2C_CAM_CLK/DAT                 | External 1KΩ Pull Up to 1.8V                | _                                        |              |
|                                | External 1x12 Full Op to 1:8V               |                                          |              |
| PI                             |                                             |                                          |              |
| PIO_MOSI                       | Internal pull-down                          | _                                        |              |
| PIO_MISO                       | Internal pull-down                          | _                                        |              |
| PIO_CLK                        | Internal pull-down                          | _                                        |              |
| PIO_CSO#                       | Internal pull-up to 1.8V                    | -                                        |              |
| PI1_MOSI                       | Internal pull-down                          | _                                        |              |
| PI1_MISO                       | Internal pull-down                          | _                                        |              |
| PI1_CLK                        | Internal pull-down                          | -                                        |              |
| PI1_CS0#                       | Internal pull-up to 1.8V                    | _                                        |              |
| PI1_CS1#                       | Internal pull-up to 1.8V                    | -                                        |              |
| PI2_MOSI                       | Internal Pull Down                          | -                                        |              |
| PI2_MISO                       | Internal Pull Down                          | -                                        |              |
| PI2_CLK                        | Internal Pull Down                          | -                                        |              |
| PI2_CS0#                       | Internal pull-up to 1.8V                    | -                                        |              |
| PI2_CS1#                       | Internal pull-up to 1.8V                    | -                                        |              |
| D Card                         |                                             |                                          |              |
| DCARD_CMD                      | Internal pull-up to 1.8V/3.3V               | _                                        |              |
| DCARD_D[3:0]                   | Internal pull-up to 1.8V/3.3V               | _                                        |              |
| DCARD_CD#                      | Internal pull-up to 1.8V                    | -                                        |              |
| DCARD_WP                       | Internal pull-up to 1.8V                    | -                                        |              |
| mbedded Display                |                                             |                                          |              |
| CD_TE                          | Internal pull-down                          | -                                        |              |
| GPIO GPIO                      |                                             |                                          |              |
| PIOO CAMO PWR                  | Internal pull-down to GND                   |                                          |              |
| PIOU_CAMU_PWR<br>PIO1_CAM1_PWR | Internal pull-down to GND                   |                                          | +            |
| TE TOT CHINIT LANK             | ווונפווומו שמוו-מטשוו נט שאט                |                                          |              |



#### **NVIDIA**

| DIEDZ LANDUKSI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| GPIO2_CAM0_RST<br>GPIO3 CAM1 RST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Internal pull-down to GND                                                                                                                                                                                                                                                        | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GPIO4_CAM_STROBE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ·                                                                                                                                                                                                                                                                                | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GPIO5_CAM_FLASH_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GPIO6/TOUCH_INT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | <del>-</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| GPIO7/TOUCH_RST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (Driven high)                                                                                                                                                                                                                                                                    | <del>-</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| GPIO8/ALS_PROX_INT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | <del>-</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| GPIO9/MOTION_INT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GPIO10/WIFI_WAKE_AP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GPIO11_AP_WAKE_BT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Internal pull-down to GND                                                                                                                                                                                                                                                        | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GPIO12_BT_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Internal pull-down to GND                                                                                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GPIO13/BT_WAKE_AP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GPIO14_AP_WAKE_MDM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (Driven low)                                                                                                                                                                                                                                                                     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GPIO15_AP2MDM_READY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (Driven low)                                                                                                                                                                                                                                                                     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GPIO16/MDM_WAKE_AP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GPIO17/MDM2AP_READY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GPIO18/MDM_COLDBOOT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GPIO19/AUD_RST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GPIO20/AUD_INT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GPIO_EXPO_INT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GPIO_EXP1_INT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| System Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| VIN PWR BAD#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | External 10kΩ pull-up to 3.8V                                                                                                                                                                                                                                                    | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| FORCE RECOV#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| SLEEP#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Internal Pull Up to 1.8V near Tegra & PMIC                                                                                                                                                                                                                                       | DATE ACM Cobattles barrier diades                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| POWER_BTN#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | I =                                                                                                                                                                                                                                                                              | BA154CW Schottky barrier diodes                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | internal Pull-up to 5.0V on other side of                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| DECET IN#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | diodes (module pin side)                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| RESET_IN#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | External 10kΩ pull-up to 1.8V                                                                                                                                                                                                                                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| FAN_TACH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| Charging                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 11 1 11 1 4 617                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| CHARGER_PRSNT#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| CHARGING#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                  | -<br>-<br>-                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| CHARGING#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | -<br> -<br> -                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| CHARGING#<br>BATLOW#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Internal pull-up to 1.8V                                                                                                                                                                                                                                                         | -<br> -<br> -                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| CHARGING# BATLOW# JTAG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Internal pull-up to 1.8V<br>Internal pull-up to 1.8V                                                                                                                                                                                                                             | -<br>-<br>-<br>-                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| CHARGING# BATLOW# JTAG JTAG_TCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND                                                                                                                                                                                               | -<br>-<br>-<br>-                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| CHARGING# BATLOW# JTAG JTAG_TCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND  External 100ΚΩ pull-down to GND & 0.1uF                                                                                                                                                      | -<br>-<br>-<br>-                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| CHARGING# BATLOW#  JTAG JTAG_TCK JTAG_GP0  JTAG_GP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Internal pull-up to 1.8V Internal pull-up to 1.8V External 100K $\Omega$ pull-down to GND External 100K $\Omega$ pull-down to GND & 0.1uF capacitor to GND External 100K $\Omega$ pull-down to GND                                                                               | -<br>-<br>-                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND  External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND  External 100ΚΩ pull-down to GND                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Internal pull-up to 1.8V Internal pull-up to 1.8V External 100K $\Omega$ pull-down to GND External 100K $\Omega$ pull-down to GND & 0.1uF capacitor to GND External 100K $\Omega$ pull-down to GND                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND  External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND  External 100ΚΩ pull-down to GND                                                                                                    | at are used)                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND  External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND  External 100ΚΩ pull-down to GND |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND  External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND  External 100ΚΩ pull-down to GND | at are used) Series Termination                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| CHARGING# BATLOW#  JTAG JTAG_TCK JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of the | Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND  External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND  External 100ΚΩ pull-down to GND | sat are used) Series Termination  0.1uF capacitors                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of t | Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND  External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND  External 100ΚΩ pull-down to GND | Series Termination  0.1uF capacitors 0.1uF capacitors                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of t | Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND  External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND  External 100ΚΩ pull-down to GND | Series Termination  0.1uF capacitors 0.1uF capacitors 0.1uF capacitors 0.1uF capacitors                                                                                                                                                                                                                                                                                                                                                                                           |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of t | Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND  External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND  External 100ΚΩ pull-down to GND | Series Termination  0.1uF capacitors 0.1uF capacitors 0.1uF capacitors if directly connected 0.1uF capacitors directly connected                                                                                                                                                                                                                                                                                                                                                  |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of t | Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND  External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND  External 100ΚΩ pull-down to GND | Definition  Series Termination  0.1uF capacitors 0.1uF capacitors 0.1uF capacitors if directly connected 0.1uF capacitors directly connected 0.1uF capacitors directly connected 0.1uF capacitors                                                                                                                                                                                                                                                                                 |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of t | Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND  External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND  External 100ΚΩ pull-down to GND | Series Termination  0.1uF capacitors 0.1uF capacitors 0.1uF capacitors if directly connected 0.1uF capacitors directly connected 0.1uF capacitors directly connected 0.1uF capacitors 0.1uF capacitors                                                                                                                                                                                                                                                                            |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of t | Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND  External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND  External 100ΚΩ pull-down to GND | Series Termination  0.1uF capacitors 0.1uF capacitors 0.1uF capacitors if directly connected 0.1uF capacitors directly connected 0.1uF capacitors directly connected 0.1uF capacitors 0.1uF capacitors 0.1uF capacitors 0.1uF capacitors                                                                                                                                                                                                                                          |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of t | Internal pull-up to 1.8V Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND External 100ΚΩ pull-down to GND  ations carrier board for interfaces the  Parallel Termination              | at are used)  Series Termination  0.1uF capacitors 0.1uF capacitors 0.1uF capacitors if directly connected 0.1uF capacitors directly connected 0.1uF capacitors directly connected 0.1uF capacitors 0.1uF capacitors 0.1uF capacitors 0.1uF capacitors                                                                                                                                                                                                                            |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of t | Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND  External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND  External 100ΚΩ pull-down to GND | D.1uF capacitors 0.1uF capacitors 0.1uF capacitors 0.1uF capacitors if directly connected 0.1uF capacitors directly connected 0.1uF capacitors                                                                                                                                                                                                             |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of t | Internal pull-up to 1.8V Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND External 100ΚΩ pull-down to GND  ations carrier board for interfaces the  Parallel Termination              | at are used)  Series Termination  0.1uF capacitors 0.1uF capacitors 0.1uF capacitors if directly connected 0.1uF capacitors directly connected 0.1uF capacitors if directly connected 0.1uF capacitors if directly connected                                                                                                              |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of t | Internal pull-up to 1.8V Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND External 100ΚΩ pull-down to GND  ations carrier board for interfaces the  Parallel Termination              | at are used)  Series Termination  0.1uF capacitors 0.1uF capacitors 0.1uF capacitors if directly connected 0.1uF capacitors directly connected 0.1uF capacitors if directly connected 0.1uF capacitors if directly connected 0.1uF capacitors if directly connected                                                      |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of the control o | Internal pull-up to 1.8V Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND External 100ΚΩ pull-down to GND  ations carrier board for interfaces the  Parallel Termination              | at are used)  Series Termination  0.1uF capacitors 0.1uF capacitors if directly connected 0.1uF capacitors directly connected 0.1uF capacitors of connected 0.1uF capacitors if directly connected 0.1uF capacitors  |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of t | Internal pull-up to 1.8V Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND External 100ΚΩ pull-down to GND  ations carrier board for interfaces the  Parallel Termination              | at are used)  Series Termination  0.1uF capacitors 0.1uF capacitors 0.1uF capacitors if directly connected 0.1uF capacitors directly connected 0.1uF capacitors if directly connected 0.1uF capacitors if directly connected 0.1uF capacitors if directly connected                                                      |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of t | Internal pull-up to 1.8V Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND External 100ΚΩ pull-down to GND  ations carrier board for interfaces the  Parallel Termination              | at are used)  Series Termination  0.1uF capacitors 0.1uF capacitors if directly connected 0.1uF capacitors directly connected 0.1uF capacitors if directly connected 0.1uF capacitors if directly connected 0.1uF capacitors if directly connected 0.1uF capacitors 0.01uF capacitors 0.01uF capacitors |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of t | Internal pull-up to 1.8V Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND External 100ΚΩ pull-down to GND  ations carrier board for interfaces the  Parallel Termination              | at are used)  Series Termination  0.1uF capacitors 0.1uF capacitors if directly connected 0.1uF capacitors directly connected 0.1uF capacitors if directly connected 0.1uF capacitors if directly connected 0.1uF capacitors if directly connected 0.1uF capacitors 0.01uF capacitors                                    |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of the control o | Internal pull-up to 1.8V Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND External 100ΚΩ pull-down to GND  ations carrier board for interfaces the  Parallel Termination              | at are used)  Series Termination  0.1uF capacitors 0.1uF capacitors if directly connected 0.1uF capacitors directly connected 0.1uF capacitors if directly connected 0.1uF capacitors if directly connected 0.1uF capacitors if directly connected 0.1uF capacitors 0.01uF capacitors 0.01uF capacitors |  |
| CHARGING# BATLOW#  JTAG  JTAG_TCK  JTAG_GP0  JTAG_GP1  Carrier Board Signal Termina (To be implemented on the of t | Internal pull-up to 1.8V Internal pull-up to 1.8V Internal pull-up to 1.8V  External 100ΚΩ pull-down to GND External 100ΚΩ pull-down to GND & 0.1uF capacitor to GND External 100ΚΩ pull-down to GND  ations carrier board for interfaces the  Parallel Termination              | at are used)  Series Termination  0.1uF capacitors 0.1uF capacitors if directly connected 0.1uF capacitors directly connected 0.1uF capacitors if directly connected 0.1uF capacitors if directly connected 0.1uF capacitors if directly connected 0.1uF capacitors 0.01uF capacitors 0.01uF capacitors |  |



#### **DVIDIA**

| I IVIDIA.                                       |                        |                       |                   |                                          |                                          |                                                |  |
|-------------------------------------------------|------------------------|-----------------------|-------------------|------------------------------------------|------------------------------------------|------------------------------------------------|--|
| GBE_MDI1+/-                                     |                        | _                     |                   |                                          | Magnetics near RJ4                       | 5 connector                                    |  |
| GBE_MDI2+/-                                     |                        |                       |                   |                                          | Magnetics near RJ45 connector            |                                                |  |
| GBE_MDI3+/-                                     | GBE_MDI3+/-            |                       | -                 |                                          | Magnetics near RJ45 connector            |                                                |  |
| GBE_LINK100#                                    |                        | _                     |                   |                                          | LED and pull-up Cur                      | rent Limiting Circuit                          |  |
| GBE_LINK1000#                                   |                        |                       |                   | LED and pull-up Current Limiting Circuit |                                          |                                                |  |
| GBE_LINK_ACT#                                   |                        | -                     |                   | LED and pull-up Current Limiting Circuit |                                          |                                                |  |
| DP[1:0] for eDP/DI                              | P                      |                       |                   |                                          |                                          |                                                |  |
| DPx_TX3+/-                                      |                        | _                     |                   |                                          | 0.1uF capacitors                         |                                                |  |
| DPx TX2+/-                                      |                        |                       |                   | 0.1uF capacitors                         | 0.1uF capacitors                         |                                                |  |
| DPx_TX1+/-                                      |                        | _                     |                   |                                          | 0.1uF capacitors                         |                                                |  |
| DPx_TX0+/-                                      |                        | _                     |                   |                                          | 0.1uF capacitors                         |                                                |  |
| DPx_AUX_CH+                                     |                        | 100kΩ Pull-c          | lown to GN        | D near connector                         | 0.1uF capacitor                          |                                                |  |
|                                                 |                        | (DP only)             |                   |                                          |                                          |                                                |  |
| DPx_AUX_CH-                                     |                        | 100kΩ Pull-ι<br>only) | p to 3.3V n       | ear connector (DP                        | 0.1uF capacitor                          |                                                |  |
| DPx HPD                                         |                        |                       | to 1.8V ne        | ar main conn. &                          | Level Shifter (w/ou                      | tout toward main                               |  |
|                                                 |                        | -                     |                   | <b>D</b> on DP side of                   | • •                                      | in connector & 100kΩ                           |  |
|                                                 |                        | level shifter.        |                   |                                          | ,                                        | ector. Level shifter must be                   |  |
|                                                 |                        |                       |                   |                                          | non-inverting.                           |                                                |  |
| DP[1:0] for HDMI                                |                        |                       |                   |                                          |                                          |                                                |  |
| DPx_TX3+/-                                      |                        | 499Ω, 1% re           | sistor to 60      | 0Ω bead to <b>GND</b>                    | 0.1uF capacitors                         |                                                |  |
| DPx TX2+/-                                      |                        |                       |                   | 0Ω bead to <b>GND</b>                    | 0.1uF capacitors                         |                                                |  |
| DPx_TX1+/-                                      |                        | , , , , ,             |                   | 0Ω bead to <b>GND</b>                    | 0.1uF capacitors                         |                                                |  |
| DPx_TX0+/-                                      |                        |                       |                   | 0Ω bead to <b>GND</b>                    | 0.1uF capacitors                         |                                                |  |
| DPx_AUX_CH+/-                                   |                        | 10kΩ Pull-up          | to 3.3V ne        | ar main conn. &                          | Bidirectional level s                    | hifter between Pull-ups in                     |  |
| _ <del>_</del> ·                                |                        |                       |                   | r HDMI conn.                             | Parallel Termination                     |                                                |  |
| DPx_HPD                                         |                        | 10kΩ Pull-up          | to 1.8V ne        | ar main conn. &                          | Level shifter (w/out                     | Level shifter (w/output toward main connector) |  |
|                                                 |                        | 100kΩ Pull-c          | lown to <b>GN</b> | <b>D</b> near HDMI conn                  | . between Pull-up &                      | between Pull-up & Pull-down in Parallel        |  |
|                                                 |                        |                       |                   |                                          | Termination column. Level shifter can be |                                                |  |
|                                                 |                        |                       |                   |                                          | inverting or non-inverting. 100kΩ series |                                                |  |
|                                                 |                        |                       |                   |                                          | resistor between p                       | ull-down & HDMI connector.                     |  |
| Power                                           |                        |                       |                   |                                          |                                          |                                                |  |
| Jetson TX2 Power                                | Supplies               |                       |                   |                                          |                                          |                                                |  |
| Supply (Carrier Board)                          | Usage                  |                       | (V)               | Supply Type                              | Source                                   | Enable                                         |  |
| VDD_IN                                          | Main Supply from       | Adanter               | 5.5-              | Adapter                                  | na                                       | na                                             |  |
| 155                                             | Widin Supply from      | / dapter              | 19.6              | Adapter                                  | 110                                      | Tiu Tiu                                        |  |
| VDD_RTC                                         | Real-time clock su     | vlaa                  | 1.65-             | PMIC is                                  | Super cap or coin                        | na                                             |  |
| _                                               |                        | ,                     | 5.5               | supply when                              | cell is source                           |                                                |  |
|                                                 |                        |                       |                   | charging cap                             | when system                              |                                                |  |
|                                                 |                        |                       |                   | or coin cell                             | power removed                            |                                                |  |
| <b>Carrier Board Supp</b>                       | olies                  |                       |                   |                                          |                                          |                                                |  |
| VDD_MUX                                         | Main power input       | from DC               | 5.5-              | FETs                                     | DC Adapter                               |                                                |  |
| _                                               | Adapter                |                       | 19.6              |                                          | ·                                        |                                                |  |
| VDD_5V0_IO_SYS                                  | Main 5V supply         |                       | 5.0               | DC/DC                                    | VDD_MUX                                  | CARRIER_PWR_ON                                 |  |
| VDD_3V3_SYS                                     | Main 3.3V supply       |                       | 3.3               | DC/DC                                    | VDD_MUX                                  | 3V3_SYS_BUCK_EN                                |  |
| VDD_1V8                                         | Main 1.8V supply       |                       | 1.8               | DC/DC                                    | VDD_5V0_IO_SYS                           | 1V8_IO_VREG_EN                                 |  |
|                                                 |                        |                       |                   |                                          |                                          | (VDD_3V3_SYS_PG)                               |  |
| VDD_3V3_SLP                                     | 3.3V rail, off in Sle  | ер                    | 3.3               | FETs/Load                                | VDD_3V3_SYS                              | SOC_PWR_REQ                                    |  |
|                                                 | (various)              |                       |                   | Switch                                   |                                          |                                                |  |
| VDD_5V0_IO_SLP 5V rail, off in Sleep (SATA/FAN) |                        | 0                     | 5                 | FETs/Load                                | VDD_5V0_IO_SYS                           | VDD_3V3_SLP                                    |  |
|                                                 |                        |                       |                   | Switch                                   |                                          |                                                |  |
| VDD_12V_SLP                                     | PCIe & SATA connectors |                       | 12                | Boost                                    | VDD_5V0_IO_SYS                           | VDD_3V3_SLP                                    |  |
| VDD_VBUS_CON                                    | VBUS (USB 2.0 Typ      |                       | 5.0               | Load Switch                              | VDD_5V0_IO_SYS                           | USB_VBUS_EN0                                   |  |
| USB_VBUS                                        | VBUS (USB 3.0 Typ      |                       | 5.0               | Load Switch                              | VDD_5V0_IO_SYS                           | USB_VBUS_EN1                                   |  |
| SD_CARD_SW_PWR                                  | SD Card power rai      |                       | 3.3               | Load Switch                              | VDD_3V3_SYS                              | SDCARD_VDD_EN                                  |  |
| VDD_5V0_HDMI_CON                                | 5V rail for HDMI co    |                       | 5.0               | Load Switch                              | VDD_5V0_IO_SYS                           | GPIO Expander U29, P14                         |  |
| VDD_TS_1V8                                      | 1.8V rail for touch    |                       | 1.8               | Load Switch                              | VDD_1V8                                  | GPIO Expander U29, P01                         |  |
| AVDD_TS_DIS                                     | High voltage rail fo   | or touch              | 3.3               | Load Switch                              | VDD_3V3_SLP                              | GPIO Expander U29, P02                         |  |
| VDD ICD (VC DIC                                 | screen                 |                       | 1.0               | Land Co. State                           | VDD 41/0                                 |                                                |  |
| VDD_LCD_1V8_DIS                                 | 1.8V rail for panel    |                       | 1.8               | Load Switch                              | VDD_1V8                                  | GPIO Expander U29, P11                         |  |
| VDD_DIS_3V3_LCD                                 | High voltage rail fo   |                       | 3.3               | Load Switch                              | VDD_3V3_SYS<br>VDD_1V8                   | GPIO Expander U29, P03 GPIO Expander U29, P12  |  |
| VDD_1V2                                         | Generic 1.2V displ     | ave rail              | 1.2               | LDO                                      |                                          |                                                |  |



### NVIDIA

| IIVIDIA.                       | 1                                          | 1              |                          |                            |                               |  |
|--------------------------------|--------------------------------------------|----------------|--------------------------|----------------------------|-------------------------------|--|
| DVDD_CAM_IO_1V8                | 1.8V rail for camera I/O                   | 1.8            | Load Switch              | VDD_1V8                    | GPIO Expander U28, P11        |  |
| AVDD_CAM                       | High voltage rail for cameras              | 2.8            | Load Switch              | VDD_3V3_SLP                | GPIO Expander U29, P15        |  |
| DVDD_CAM_IO_1V2                | 1.2V rail for camera Core                  | 1.2            | LDO                      | VDD_1V8                    | GPIO Expander U28, P12        |  |
| Power Control                  |                                            |                |                          |                            |                               |  |
| VIN PWR BAD# conne             | cts to Carrier Board main power i          | nput & disc    | harge circuit. Inac      | tive when main supp        | lv is stable                  |  |
|                                | d as enable for Carrier Board main         |                |                          |                            | ,                             |  |
|                                | rier board connects to devices req         |                |                          |                            | es (reset button, etc.)       |  |
| <u> </u>                       | TX2 from Carrier Board when a fo           |                | •                        | •                          |                               |  |
|                                | s to button or similar to pull POW         |                | •                        |                            | •                             |  |
|                                | ton or similar to pull SLEEP# to <b>GN</b> |                |                          |                            | •                             |  |
|                                | •                                          |                | •                        |                            | lloue                         |  |
| _                              | cts to enable of supplies that shou        | na be on m     | Sieep mode such          | as VDD_3V3_3LP             |                               |  |
| Power Discharge                |                                            |                |                          |                            |                               |  |
|                                | cts to Carrier Board main power i          |                |                          |                            |                               |  |
|                                | narge implemented: FET enabled             |                |                          |                            |                               |  |
| VDD_3V3_SYS Discharg           | e implemented: FET enabled by I            | DISCHARGE      | w/Source GND'd           | & 47Ω to <b>VDD_3V3_</b>   | SYS                           |  |
| VDD_1V8 Discharge im           | plemented: FET enabled by <b>DISCI</b>     | HARGE w/S      | ource <b>GND</b> 'd & 36 | Ω to <b>VDD_1V8</b>        |                               |  |
| VDD_3V3_SLP Discharg           | e implemented: FET enabled by I            | DISCHARGE      | w/Source GND'd           | & 47Ω to <b>VDD_3V3_</b> 9 | SLP                           |  |
| VDD_12V_SLP Discharg           | e implemented: FET enabled by I            | DISCHARGE      | & VDD_3V3_SLP            | w/Source GND'd & 2x        | x470Ω to <b>VDD_12V_SLP</b>   |  |
|                                | narge implemented: FET enabled             |                |                          |                            |                               |  |
| Wake Event Pins                |                                            | •              |                          | <u> </u>                   |                               |  |
|                                | rod CDIO20 ALID INT nin is                 | <u> </u>       |                          |                            |                               |  |
|                                | red, GPIO20_AUD_INT pin is used            |                | mim in                   |                            |                               |  |
|                                | uest to AP required, GPIO13_BT_            |                | •                        |                            |                               |  |
|                                | Request to AP required, <b>GPIO10</b> _    |                |                          |                            |                               |  |
|                                | equired, GPIO17_MDM2AP_REA                 | •              |                          |                            |                               |  |
| If Modem Coldboot Ale          | rt required, GPIO18_MDM_COLD               | BOOT pin is    | s used                   |                            |                               |  |
| If HDMI CEC required, <b>F</b> | IDMI_CEC pin is used                       |                |                          |                            |                               |  |
| If GPIO Exapander 0 Int        | errupt required, GPIO_EXPO_INT             | pin is used    |                          |                            |                               |  |
| If Power Button On requ        | uired, POWER_BTN# pin is used              |                |                          |                            |                               |  |
| If Charging Interrupt red      | quired, CHARGING# pin is used              |                |                          |                            |                               |  |
| If Sleep Request from C        | arrier Board required, SLEEP# pin          | is used        |                          |                            |                               |  |
| If Ambient/Proximity In        | terrupt required, GPIO8 ALS PRO            | OX INT pin     | is used                  |                            |                               |  |
|                                | t required, <b>DP1 HPD</b> pin is used     |                |                          |                            |                               |  |
|                                | required, <b>BATLOW#</b> pin is used       |                |                          |                            |                               |  |
|                                | e Request to AP required, <b>GPIO16</b>    | MDM W          | AKF AP nin is use        | h                          |                               |  |
|                                | rrupt required, GPIO6_TOUCH_IN             |                | _                        | <u> </u>                   |                               |  |
|                                | upt required, GPIO9_MOTION_IN              | •              |                          |                            |                               |  |
|                                |                                            | i piii is usc  | <u>u</u>                 |                            |                               |  |
| USB/PEX/SATA                   | Connections                                |                |                          |                            |                               |  |
| USB 2.0                        |                                            |                |                          |                            |                               |  |
| USBO available to be us        | ed as device for USB recovery at a         | minimum        |                          |                            |                               |  |
|                                | if used, connects to Jetson TX2 <b>U</b>   |                | ID nin                   |                            |                               |  |
|                                | onnects to load switch (if host sup        |                |                          | T nin on lotson TV2 /      | 100kO resistor to GND         |  |
|                                | onnects to load switch (ii host sup        | porteu) ari    | u 0300_V003_DL           | i piii oii jetsoii 1X2 (.  | 100KI2 TESISTOI TO GIVD       |  |
| required)                      | ected to D+/D- pins on USB 2.0 co          | nnoctor/do     | vico                     |                            |                               |  |
|                                | ,                                          |                | vice.                    |                            |                               |  |
|                                | sed are suitable for USB High-spee         | u              |                          |                            |                               |  |
| USB 3.0                        |                                            |                |                          |                            |                               |  |
|                                | cted to RX+/- pins on USB 3.0 con          |                |                          |                            |                               |  |
| USB_SSO_TX+/- connec           | cted to TX+/- pins on USB 3.0 con          | n., Device, F  | lub, etc. (muxed v       | v/PCIe #2 on module        | - See Signal Terminations)    |  |
| Additional USB 3.0 inter       | faces taken from USB_SS1 or PEX            | _RFU (See S    | Signal Termination       | ns)                        |                               |  |
| See USB 3.0 section for        | Common Mode Choke requireme                | nts if this is | required. TDK A          | CM2012D-900-2P dev         | ice is recommended            |  |
|                                | ESD requirements. SEMTECH ES               |                | •                        |                            |                               |  |
| PCIe                           | ·                                          |                |                          |                            |                               |  |
|                                | by default – supports up to x4. La         | noc [2:1] -    | f v4 configuration       | shared w/HCD cc#I          | 0:11                          |  |
| •                              |                                            |                |                          |                            | L.1                           |  |
|                                | le-lane device/connector (lane 0 c         | DI PCIE XI C   | omiector on refer        | ence Carrier Board)        |                               |  |
| _                              | or 3.3V 2-lane device/connector            |                |                          |                            |                               |  |
|                                | PEX_RFU used for 3.3V 4-lane de            | · · ·          |                          | 1 1/2 =: :                 |                               |  |
|                                | responding pins on connector, or           |                |                          |                            | erminations)                  |  |
|                                | responding pins on connector, or           |                |                          |                            |                               |  |
| AC caps are provided fo        | r device TX pins (those connected          | l to Jetson 1  | TX2 RX+/–) if device     | e is on the carrier bo     | ard (See Signal Terminations) |  |
| Reference clock used for       | r PCIe Controller #0 (Up to x4 lan         | e PCIe inter   | face) is <b>PEX0_REF</b> | CLK+/-                     |                               |  |
| Clock Request & Reset f        | or PCIe Controller #0 are <b>PEX0_C</b>    | LKREQ# & F     | PEXO_RST#                |                            |                               |  |
| PCIe Controller #1 (x1 -       | - Shared with PCIe Controller #0 I         | ane 2)         |                          |                            |                               |  |
|                                |                                            |                |                          |                            |                               |  |



| HVIDIA.                                                                                                                                   |   |
|-------------------------------------------------------------------------------------------------------------------------------------------|---|
| PEX2 used for 3.3V single-lane device/connector                                                                                           |   |
| TX+/- connected to corresponding pins on connector, or RX+/- on device on the carrier board (See Signal Terminations)                     |   |
| RX+/- connected to corresponding pins on connector, or TX+/- on device on the carrier board                                               |   |
| AC caps are provided for device TX pins (those connected to Jetson TX2 RX+/–) if device is on the carrier board (See Signal Terminations) |   |
|                                                                                                                                           |   |
| Reference clock used for PCle Controller #1 (single-lane PCle interface) is PEX2_REFCLK+/-                                                |   |
| Clock Request & Reset for PCIe Controller #1 are PEX2_CLKREQ# & PEX2_RST# (See Signal Terminations)                                       |   |
| PCIe Controller #2 (x1)                                                                                                                   |   |
| PEX1 used for 3.3V single-lane device/connector (M.2 connector on Jetson carrier board) or USB_SS#0 (controlled by on module mux)         |   |
| TX+/- connected to corresponding pins on connector, or RX+/- on device on the carrier board (See Signal Terminations)                     |   |
| RX+/- connected to corresponding pins on connector, or TX+/- on device on the carrier board                                               |   |
| AC caps are provided for device TX pins (those connected to Jetson TX2 RX+/-) if device is on the carrier board (See Signal Terminations) |   |
| Reference clock used for PCIe Controller #2 (single-lane PCIe interface) is PEX1_REFCLK+/-                                                |   |
| Clock Request & Reset for PCIe Controller #1 are PEX1_CLKREQ# & PEX1_RST# (PEX1_CLKREQ# muxed with SATA_DEV_SLP on module -               |   |
|                                                                                                                                           |   |
| See Signal Terminations)                                                                                                                  |   |
| Common                                                                                                                                    |   |
| PEX_WAKE# connected to WAKE pins on devices/connectors (See Signal Terminations)                                                          |   |
| SATA                                                                                                                                      |   |
| SATA_TX+/- connected to TX_P/N pins of SATA connector (or RX+/- pins of onboard device) (See Signal Terminations)                         |   |
| SATA_RX+/- connected to RX_P/N pins of SATA connector (or TX+/- pins of onboard device) (See Signal Terminations)                         |   |
| See SATA section for Common Mode Choke requirements if they are required. TDK ACM2012D-900-2P device is recommended                       |   |
| See SATA section for ESD requirements. SEMTECH ESD Rclamp0524p device is recommended                                                      |   |
|                                                                                                                                           |   |
| SATA_DEV_SLP connected to matching pin on device or connector (pin 10 on conn. shown in SATA section – See Signal Terminations)           |   |
| Ethernet                                                                                                                                  |   |
| GBE_MDI[3:0]+/ – connected to equivalent pins on magnetics device (See Signal Terminations)                                               |   |
| GBE_LINK_ACT, GBE_LINK100 & GBE_LINK1000 connected to LED pins on connector (See Signal Terminations)                                     |   |
| GBE CTVREF – Not used. Leave NC.                                                                                                          |   |
| _                                                                                                                                         |   |
| SDMMC Connections                                                                                                                         |   |
| SD Card                                                                                                                                   |   |
|                                                                                                                                           |   |
| SDCARD_CLK connected to CLK pin of socket/device                                                                                          |   |
| SDCARD_CMD connected to CMD pin of socket/device. (See Signal Terminations)                                                               |   |
| SDCARD_D[3:0] connected to DATA[3:0] pins of socket/device. (See Signal Terminations)                                                     |   |
| SDCARD_CD connected to the SD Card Detect pin on socket                                                                                   |   |
| SDCARD_WP connected to the SD Card Write Protect pin on socket (if supported)                                                             |   |
| SDCARD_PWR_EN connected to SD Card VDD supply/load switch enable pin                                                                      |   |
| Adequate bypass caps provided on SD Card VDD rail                                                                                         |   |
| Any EMI/ESD devices used are suitable for highest frequencies supported (low capacitive load: <1pf recommended).                          |   |
|                                                                                                                                           |   |
| Display Connections                                                                                                                       |   |
| DSI                                                                                                                                       |   |
| DSI Dual Link Configurations                                                                                                              |   |
| DSIO_CK+/— connected to CLKp/n pins of the lower x4 DSI interface of display                                                              |   |
|                                                                                                                                           |   |
| DSIO_D[1:0] +/- connected to lower 2 data lanes of the lower x4 DSI interface of display                                                  |   |
| DSI1_D[1:0] +/- connected to upper 2 data lanes of the lower x4 DSI interface of display                                                  |   |
| DSI2_CK+/- connected to CLKp/n pins of the upper x4 DSI interface of display or a x4 DSI interface of secondary display                   |   |
| DSI2_D[1:0] +/- connected to lower 2 data lanes of the upper x4 DSI interface of display or lower 2 lanes of secondary display            |   |
| DSI3_D[1:0] +/- connected to upper 2 data lanes of the upper x4 DSI interface of display or upper 2 lanes of secondary display            |   |
| Any EMI/ESD devices used on DSI signals are suitable for highest frequencies supported (low capacitive load: <1pf recommended)            |   |
| DSI Split Link Configurations                                                                                                             |   |
| DSIO CK+/- connected to CLKp/n pins of the 1st x2 DSI interface of split link display                                                     |   |
| DSIO D[1:0] +/- connected to up to 2 data lanes of the 1st x1/x2 DSI interface of split link display                                      |   |
|                                                                                                                                           |   |
| DSI1_CK+/- connected to CLKp/n pins of the 2nd x2 DSI interface of split link display                                                     |   |
| DSI1_D[1:0] +/- connected to up to 2 data lanes of the 2nd x1/x2 DSI interface of split link display                                      |   |
| DSI2_CK+/- connected to CLKp/n pins of the 3rd x2 DSI interface of split link display                                                     |   |
| DSI2_D[1:0] +/- connected to up to 2 data lanes of the 3rd x1/x2 DSI interface of split link display                                      |   |
| DSI3_CK+/- connected to CLKp/n pins of the 4th x2 DSI interface of split link display                                                     | · |
| DSI3_D[1:0] +/- connected to up to 2 data lanes of the 4th x1/x2 DSI interface of split link display                                      |   |
| Any EMI/ESD devices used on DSI signals are suitable for highest frequencies supported (low capacitive load: <1pf recommended)            |   |
| Display Control Connections                                                                                                               |   |
|                                                                                                                                           |   |
| LCD_TE (used for Tearing Effect signal from display) connected to matching pin on display connector if supported                          |   |
| LCD_VDD_EN connected to enable of embedded display related power supply/load switch                                                       |   |
| LCD_BKLT_EN connected to enable of backlight solution(s)                                                                                  |   |
|                                                                                                                                           |   |
| LCD[1:0]_BKLT_PWM connected to PWM input(s) of backlight solution(s)                                                                      |   |



| NVIDIA.                                                                                                                                                                  |   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| eDP / DP                                                                                                                                                                 |   |
| DPx TX[3:0]+/- connected to D[3:0]+/- pins on eDP/DP connector (See DP/HDMI Pin Mapping table & Signal Terminations)                                                     |   |
| DPx AUX CH+/- connected to Aux Lane of panel/connector (See Signal Terminations)                                                                                         |   |
| DPx_HPD connected to HPD pin of panel/connector                                                                                                                          |   |
| Any EMI/ESD devices used are suitable for highest frequencies supported (low capacitive load: <1pf recommended)                                                          |   |
| HDMI                                                                                                                                                                     |   |
| DPx_TX3+/- connected to C-/C+ & pins on HDMI Connector (See Signal Terminations)                                                                                         |   |
| DPx_TX[2:0]+/- connected to D[0:2]+/- pins (See DP/HDMI Pin Mapping table) (See Signal Terminations)                                                                     |   |
| DPx_HPD connected to HPD pin on HDMI Connector (See Signal Terminations)                                                                                                 |   |
| HDMI_CEC connected to CEC on HDMI Connector through gating circuitry.                                                                                                    |   |
| DPx_AUX_CH+ connected to SCL & DPx_AUX_CH- to SDA on HDMI Connector (See Signal Terminations)                                                                            |   |
| HDMI 5V Supply connected to +5V on HDMI Connector.                                                                                                                       |   |
| See HDMI section for Common Mode Choke requirements if this is required (not recommended unless EMI issues seen)                                                         |   |
| See HDMI section for ESD requirements. ON-Semiconductor ESD8040 device is recommended                                                                                    |   |
| Video Input                                                                                                                                                              |   |
| Camera (CSI)                                                                                                                                                             |   |
| CSI[5:0]_CLK+/— connected to clock pins of camera. See CSI D-PHY Configurations table for details                                                                        | _ |
| CSI[5:0]_D[1:0]+/- connected to data pins of camera. See CSI D-PHY Configurations table for details                                                                      |   |
| Any EMI/ESD devices used are suitable for highest frequencies supported (low capacitive load: <1pf recommended)                                                          |   |
| Control                                                                                                                                                                  |   |
| I2C_CAM_CK/DAT connected to I2C SCL & SDA pins of imager (See Signal Terminations).                                                                                      |   |
| CAM[1:0]_MCLK connected to Camera reference clock inputs.                                                                                                                |   |
| GPIO1_CAM1_PWR# / GPIO0_CAM0_PWR# connected to powerdown pins on camera(s).                                                                                              |   |
| GPIO4_CAM_STROBE connected to camera strobe circuit unless strobe control comes from camera module.                                                                      |   |
| CAM_FLASH_EN connected to enable of flash circuit                                                                                                                        |   |
| If a Jetson TX2 GPIO is used for flash control, CAM_FLASH_EN and/or CAMR_STROBE pins are used                                                                            |   |
| GPIO3_CAM1_RST# / GPIO2_CAM0_RST# connected to reset pin on any cameras with this function.                                                                              |   |
| If AutoFocus Enable is required, GPIO3_CAM1_RST# connected to AF_EN pin on camera module & GPIO2_CAM0_RST# used as                                                       |   |
| common reset line.                                                                                                                                                       |   |
| Audio                                                                                                                                                                    |   |
| Codec/I2S/DMIC/DSPK                                                                                                                                                      |   |
| 12SO used for Audio Codec if present in design                                                                                                                           |   |
| I2S2 used for BT if present in design                                                                                                                                    |   |
| I2S[3:0]_SCLK Connect to I2S/PCM CLK pin of audio device.                                                                                                                |   |
| I2S[3:0]_LRCK Connect to Left/Right Clock pin of audio device.                                                                                                           |   |
| 12S[3:0]_SDATA_OUT Connect to Data Input pin of audio device.                                                                                                            |   |
| I2S[3:0]_SDATA_IN Connect to Data Output pin of audio device.                                                                                                            |   |
| AUD_MCLK Connect to clock pin of Audio Codec.                                                                                                                            |   |
| GPIO8_AUD_RST Connect to reset pin of Audio Codec.  GPIO9 AUD_INT Connect to interrupt pin of Audio Codec.                                                               | _ |
| AO_DMIC_IN_CLK/DAT connect to CLK/DAT pins of digital mic                                                                                                                |   |
| DSPK_OUT_CLK/DAT connect to CLK/DAT pins of digital speaker driver                                                                                                       |   |
|                                                                                                                                                                          | _ |
| I2C/SPI/UART                                                                                                                                                             |   |
| 12C                                                                                                                                                                      |   |
| I2C devices on same I2C interface do not have address conflicts (comparisons are done 7-bit to 7-bit format or 8-bit to 8-bit format)                                    |   |
| I2C_CAM, I2C_GP0, I2C_GP2, I2C_GP3 & I2C_PM (See Signal Terminations). Additional external pull-ups are not added unless stronger                                        |   |
| pull-up than on module required. Devices on bus are 1.8V or level shifter is used.                                                                                       |   |
| I2C_GP1 (See Signal Terminations). Additional external pull-ups are not added unless stronger pull-up than on module required &                                          |   |
| devices on bus are 3.3V or level shifter is used.                                                                                                                        | - |
| Pull-up resistors are provided on the non-Jetson TX2 side of any level shifters.  Pull-up resistor values based on frequency/load (check I2C Spec)                       |   |
| I2C CAM CK/DAT, I2C GP[3:0] CK/DAT & I2C PM CK/DAT connect to SCL/SDA pins of devices                                                                                    |   |
| SPI                                                                                                                                                                      |   |
| SPI[2:0]_CLK connected to Peripheral CLK pin(s)                                                                                                                          |   |
| SPI[2:0]_MOSI connected to Slave Peripheral MOSI pin(s)  SPI[2:0]_MOSI connected to Slave Peripheral MOSI pin(s)                                                         |   |
| printerior connected to stave i empheral most pili(s)                                                                                                                    |   |
| SPI[2:0] MISO connected to Slave Peripheral MISO pin(s)                                                                                                                  |   |
| SPI[2:0]_MISO connected to Slave Peripheral MISO pin(s)  SPI[2:1] CS[1:0]# / SPI0 CS0# connected one CS# pin per SPI IF to each Slave Peripheral CS pin on the interface |   |
| SPI[2:1]_CS[1:0]# / SPI0_CSO# connected one CS# pin per SPI IF to each Slave Peripheral CS pin on the interface                                                          |   |
| SPI[2:1]_CS[1:0]# / SPI0_CSO# connected one CS# pin per SPI IF to each Slave Peripheral CS pin on the interface  CAN                                                     |   |
| SPI[2:1]_CS[1:0]# / SPI0_CSO# connected one CS# pin per SPI IF to each Slave Peripheral CS pin on the interface                                                          |   |



#### **DVIDIA**

| IIVIDIA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| CAN1_STBY connected to Standby pin of resp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | pective CAN device                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| CAN[1:0]_ERR connected to Error pin of resp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ective CAN device                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| CAN_WAKE connected to Wake pin of CAN d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | evices                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| UART                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| UARTx_TX connects to Peripheral RX pin of d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | evice                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| UARTX RX connects to Peripheral TX pin of d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| UARTx_CTS# connects to Peripheral RTS# pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | of device                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| UARTx_RTS# connects to Peripheral CTS# pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | of device                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| Miscellaneous                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| JTAG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| JTAG TMS Connect to TMS pin of connector                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| JTAG_TCK Connect to TCK pin of connector (5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Soo Signal Terminations                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| JTAG TDO Connect to TDO pin of connector                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | see signal retrilliations).                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| JTAG TDI Connect to TDI pin of connector                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| JTAG RTCLK Connect to RTCK pin of connect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | or                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| JTAG GPO (JTAG TRST#): Connect to TRST pi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | test mode, NVJTAG_SEL is connected to VDD_1V8. (See Signal Terminations).                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ion, NVJTAG_SEL is pullled down. (See Signal Terminations).                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| J. 1. C. T. | ion, 1111110_011 pulled down (occ organic retrimitations).                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| Strapping                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ando nin is connected to GND when system is navvered an                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | node, pin is connected to <b>GND</b> when system is powered on.                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| Pin Selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ection, initial state, Ext. PU/PD resistors, Deep Sleep state).                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| SFIO usage matches reference platform when                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | even if function selected in Pinmux registers is not used or pin used as GPIO                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| GPIO usage matches reference platform whe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| Unused SFIO (Special Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | n I/O) Interface Pins                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| Ball Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Termination                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Termination                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| USB 2.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| USB 2.0<br>USB[2:1]+/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Termination  Leave NC any unused pins                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| USB 2.0<br>USB[2:1]+/-<br>USB 3.0 / PCIe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Leave NC any unused pins                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| USB 2.0<br>USB[2:1]+/-<br>USB 3.0 / PCIe<br>PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| USB 2.0<br>USB[2:1]+/-<br>USB 3.0 / PCIe<br>PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-,<br>PEX_RFU_TX+/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Leave NC any unused pins  Leave NC any unused TX lines                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| USB 2.0<br>USB[2:1]+/-<br>USB 3.0 / PCIe<br>PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-,<br>PEX_RFU_TX+/-<br>PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Leave NC any unused pins                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| USB 2.0<br>USB[2:1]+/-<br>USB 3.0 / PCle<br>PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-,<br>PEX_RFU_TX+/-<br>PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-,<br>PEX_RFU_RX+/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Leave NC any unused pins  Leave NC any unused TX lines  Connect to GND any unused RX lines                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCIe  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-,  PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-,  PEX_RFU_RX+/-  PEX_[2:0]_REFCLK+/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Leave NC any unused pins  Leave NC any unused TX lines                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCIe  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-,  PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-,  PEX_RFU_RX+/-  PEX_[2:0]_REFCLK+/-  SATA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Leave NC any unused pins  Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCIe  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-,  PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-,  PEX_RFU_RX+/-  PEX_[2:0]_REFCLK+/-  SATA  SATA_TX+/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Leave NC any unused pins  Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used  Leave NC if not used.                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCle  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-,  PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-,  PEX_RFU_RX+/-  PEX_[2:0]_REFCLK+/-  SATA  SATA_TX+/-  SATA_RX+/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Leave NC any unused pins  Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCIe  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-,  PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-,  PEX_RFU_RX+/-  PEX_[2:0]_REFCLK+/-  SATA  SATA_TX+/-  SATA_RX+/-  DSI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Leave NC any unused pins  Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used  Leave NC if not used.  Connect to GND if SATA IF not used                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCIe  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-,  PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-,  PEX_[2:0]_REFCLK+/-  SATA  SATA_TX+/-  SATA_RX+/-  DSI  DSI[3:0]_CK+/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Leave NC any unused pins  Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used  Leave NC if not used.  Connect to GND if SATA IF not used  Leave NC any Clock lane not used.                                                                                                                                                                                                                             |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCIe  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-,  PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-,  PEX_[2:0]_REFCLK+/-  SATA  SATA_TX+/-  SATA_TX+/-  DSI  DSI[3:0]_CK+/-  DSI[3:0]_D[1:0]+/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Leave NC any unused pins  Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used  Leave NC if not used.  Connect to GND if SATA IF not used                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCIe  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-,  PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-,  PEX_[2:0]_REFCLK+/-  SATA  SATA_TX+/-  SATA_RX+/-  DSI  DSI[3:0]_CK+/-  DSI[3:0]_D[1:0]+/-  CSI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Leave NC any unused pins  Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used  Leave NC if not used.  Connect to GND if SATA IF not used  Leave NC any Clock lane not used.  Leave NC any unused DSI Data lanes                                                                                                                                                                                         |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCIe  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-,  PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-,  PEX_[2:0]_REFCLK+/-  SATA  SATA_TX+/-  SATA_RX+/-  DSI  DSI[3:0]_CK+/-  DSI[3:0]_D[1:0]+/-  CSI  CSI[5:0]_CK+/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used  Leave NC if not used.  Connect to GND if SATA IF not used  Leave NC any Clock lane not used.  Leave NC any unused DSI Data lanes  Leave NC any unused CSI Clock lanes                                                                                                                                                                              |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCIe  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-,  PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-,  PEX_[2:0]_REFCLK+/-  SATA  SATA_TX+/-  SATA_RX+/-  DSI  DSI[3:0]_CK+/-  DSI[3:0]_D[1:0]+/-  CSI  CSI[5:0]_D[1:0] +/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Leave NC any unused pins  Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used  Leave NC if not used.  Connect to GND if SATA IF not used  Leave NC any Clock lane not used.  Leave NC any unused DSI Data lanes                                                                                                                                                                                         |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCIe  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-,  PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-,  PEX_[2:0]_REFCLK+/-  SATA  SATA_TX+/-  SATA_RX+/-  DSI  DSI[3:0]_CK+/-  DSI[3:0]_D[1:0]+/-  CSI  CSI[5:0]_CK+/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used  Leave NC if not used.  Connect to GND if SATA IF not used  Leave NC any Clock lane not used.  Leave NC any unused DSI Data lanes  Leave NC any unused CSI Clock lanes                                                                                                                                                                              |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCIe  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-,  PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-,  PEX_[2:0]_REFCLK+/-  SATA  SATA_TX+/-  SATA_RX+/-  DSI  DSI[3:0]_CK+/-  DSI[3:0]_D[1:0]+/-  CSI  CSI[5:0]_D[1:0] +/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used  Leave NC if not used.  Connect to GND if SATA IF not used  Leave NC any Clock lane not used.  Leave NC any unused DSI Data lanes  Leave NC any unused CSI Clock lanes                                                                                                                                                                              |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCle  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-, PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-, PEX_[2:0]_REFCLK+/-  SATA  SATA  SATA_TX+/-  SATA_RX+/-  DSI  DSI[3:0]_CK+/-  DSI[3:0]_D[1:0]+/-  CSI  CSI[5:0]_D[1:0] +/-  eDP/DP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used  Leave NC if not used.  Connect to GND if SATA IF not used  Leave NC any Clock lane not used.  Leave NC any unused DSI Data lanes  Leave NC any unused CSI Clock lanes  Leave NC any unused CSI Data lanes                                                                                                                                          |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCle  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-, PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-, PEX_[2:0]_REFCLK+/-  SATA  SATA_TX+/-  SATA_RX+/-  DSI  DSI[3:0]_CK+/-  DSI[3:0]_D[1:0]+/-  CSI[5:0]_D[1:0] +/-  eDP/DP  DPX_TX[3:0] +/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used  Leave NC if not used.  Connect to GND if SATA IF not used  Leave NC any Clock lane not used.  Leave NC any unused DSI Data lanes  Leave NC any unused CSI Clock lanes  Leave NC any unused CSI Data lanes  Leave NC any unused CSI Data lanes                                                                                                      |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCIe  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-, PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-, PEX_[2:0]_REFCLK+/-  SATA  SATA_TX+/-  SATA_RX+/-  DSI  DSI[3:0]_CK+/-  DSI[3:0]_D[1:0]+/-  CSI  CSI[5:0]_CK+/-  CSI[5:0]_D[1:0] +/-  eDP/DP  DPX_TX[3:0] +/-  DPX_AUX_CH+/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used  Leave NC if not used.  Connect to GND if SATA IF not used  Leave NC any Clock lane not used.  Leave NC any unused DSI Data lanes  Leave NC any unused CSI Clock lanes  Leave NC any unused CSI Data lanes  Leave NC any unused CSI Data lanes  Leave NC any unused lanes  Leave NC if not used                                                     |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCIe  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-, PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-, PEX_[2:0]_REFCLK+/-  SATA  SATA_TX+/-  SATA_RX+/-  DSI  DSI[3:0]_CK+/-  DSI[3:0]_D[1:0]+/-  CSI[5:0]_D[1:0] +/-  eDP/DP  DPX_TX[3:0] +/-  DPX_HPD  HDMI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used  Leave NC if not used.  Connect to GND if SATA IF not used  Leave NC any Clock lane not used.  Leave NC any unused DSI Data lanes  Leave NC any unused CSI Clock lanes  Leave NC any unused CSI Data lanes  Leave NC any unused CSI Data lanes  Leave NC any unused lanes  Leave NC if not used                                                     |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCIe  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-, PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-, PEX_[2:0]_REFCLK+/-  SATA  SATA_TX+/-  SATA_RX+/-  DSI  DSI[3:0]_CK+/-  DSI[3:0]_D[1:0]+/-  CSI[5:0]_D[1:0] +/-  eDP/DP  DPX_TX[3:0] +/-  DPX_HPD  HDMI  DPX_TX[3:0] +/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used  Leave NC if not used.  Connect to GND if SATA IF not used  Leave NC any Clock lane not used.  Leave NC any unused DSI Data lanes  Leave NC any unused CSI Clock lanes  Leave NC any unused CSI Data lanes  Leave NC any unused lanes  Leave NC if not used                       |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCIe  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-, PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-, PEX_[2:0]_REFCLK+/-  SATA  SATA_TX+/-  SATA_RX+/-  DSI  DSI[3:0]_CK+/-  DSI[3:0]_D[1:0]+/-  CSI[5:0]_D[1:0]+/-  eDP/DP  DPX_TX[3:0] +/-  DPX_AUX_CH+/-  DPX_AUX_CH+/-  DPX_AUX_CH+/-  DPX_AUX_CH+/-  DPX_AUX_CH+/-  DPX_AUX_CH+/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used  Leave NC if not used.  Connect to GND if SATA IF not used  Leave NC any Clock lane not used.  Leave NC any unused DSI Data lanes  Leave NC any unused CSI Clock lanes  Leave NC any unused CSI Data lanes  Leave NC if not used      |  |  |  |  |  |  |
| USB 2.0  USB[2:1]+/-  USB 3.0 / PCIe  PEX_[2:0]_TX+/-, USB_SS[1:0]_TX+/-, PEX_RFU_TX+/-  PEX_[2:0]_RX+/-, USB_SS[1:0]_RX+/-, PEX_[2:0]_REFCLK+/-  SATA  SATA_TX+/-  SATA_RX+/-  DSI  DSI[3:0]_CK+/-  DSI[3:0]_D[1:0]+/-  CSI[5:0]_D[1:0] +/-  eDP/DP  DPX_TX[3:0] +/-  DPX_HPD  HDMI  DPX_TX[3:0] +/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Leave NC any unused TX lines  Connect to GND any unused RX lines  Leave NC if not used  Leave NC if not used.  Connect to GND if SATA IF not used  Leave NC any Clock lane not used.  Leave NC any unused DSI Data lanes  Leave NC any unused CSI Clock lanes  Leave NC any unused CSI Data lanes  Leave NC any unused Innes  Leave NC if not used  Leave NC if not used |  |  |  |  |  |  |



### 16.0 APPENDIX A: GENERAL LAYOUT GUIDELINES

### 16.1 Overview

Trace and via characteristics play an important role in signal integrity and power distribution on Jetson TX2. Vias can have a strong impact on power distribution and signal noise, so careful planning must take place to ensure designs meet NVIDIA's via requirements. Trace length and impedance determine signal propagation time and reflections, both of which can greatly improve or reduce the performance of Jetson TX2. Trace and via requirements for each signal type can be found in the corresponding chapter; this appendix provides general guidelines for via and trace placement.

### 16.2 Via Guidelines

The number of vias in the path of a given signal, power supply line, or ground line can greatly affect the performance of the trace. Via placement can make differences in current carrying capability, signal integrity (due to reflections and attenuation), and noise generation, all of which can impact the overall performance of the trace. The following guidelines provide basic advice for proper use of vias.

### 16.2.1 Via Count and Trace Width

As a general rule, each ampere of current requires at least two micro-vias.

#### 16.2.2 Via Placement

If vias are not placed carefully, they can severely degrade the robustness of a board's power plane. In standard deigns that don't use blind or buried vias, construction of a via entails drilling a hole that cuts into the power and ground planes. Thus, incorrect via placement affects the amount of copper available to carry current to the power balls of the IC.

#### 16.2.3 Via Placement and Power/Ground Corridors

Vias should be placed so that sufficiently wide power corridors are created for good power distribution, as show in Figure 41.

Figure 41. Via Placement for Good Power Distribution



Care should also be taken to avoid use of "thermal spokes" (also referred to as "thermal relief" ) on power and ground vias. Thermal spokes are not necessary for surface-mount components, and the narrow spoke widths contribute to increased inductance. The metal on the inner layers between vias may not be flooded with copper if sufficient spacing is not provided. The diminished spacing creates a blockage and forces the current to find another path due to lack of copper, as shown in Figure 42 and Figure 43. This leads to power delivery issues and impedance discontinuities when traces are routed over these plane voids.



Figure 42. Good Current Flow Resulting from Correct Via Placement



Figure 43. Poor Current Flow Resulting from Incorrect via Placement



In general, a dense via population should be avoided and good PCB design principles and analysis should be applied.

## 16.3 Connecting Vias

To be effective, vias must be connected properly to the signal and power planes. Poor via connections make the capacitor and power planes less effective, leading to increased cost due to the need for additional capacitors to achieve equivalent performance. This not only impacts the BOM (Bill of Material) cost of the design, but it can greatly impact quality and reliability of the design.

### 16.4 Trace Guidelines

Trace length and impedance play a critical role in signal integrity between the driver and the receiver on Jetson TX2. Signal trace requirements are determined by the driver characteristics, source characteristics, and signal frequency of the propagating signal.

### 16.4.1 Layer Stack-Up

The number of layers required is determined by the number of memory signal layers needed to achieve the desired performance, and the number of power rails required to achieve the optimum power delivery/noise floor. For example, high-performance boards require four memory signal routing layers, with at least two GND planes for reference. This comes to six layers; add another two for power, which gives eight layers minimum. Reduction from eight to six layers starts the trade-off of cost versus performance.

Power and GND planes usually serve two purposes in PCB design: power distribution and providing a signal reference for high-speed signals.

Either the power or the ground planes can be used for high-speed signal reference; this is particularly common for low-cost designs with a low layer count. When both power and GND are used for signal reference, make sure you minimize the reference plane transition for all high-speed signals. Decoupling caps or transition vias should be added close to the reference plane transitions.



The maximum trace length for a given signal is determined by the maximum allowable propagation delay and impedance for the signal. Higher frequency signals must be treated as transmission lines (see "Appendix C – Transmission Line Primer") to determine proper trace characteristics for a signal.

All signals on the graphics card maintain different trace guidelines; please refer to the corresponding signal chapter in the Design Guide to determine the guidelines for the signal.



### 17.0 APPENDIX B: STACK-UPS

### 17.1 Reference Design Stack-Ups

### 17.1.1 Importance of Stack-Up Definition

Stack-ups define the number and order of Board layers. Stack-up definition is critical to the following design:

- Circuit routability
- Signal quality
- Cost

### 17.1.2 Impact of Stack-Up Definition on Design

#### Stack-Up Impact on Circuit Routability

If there are insufficient layers to maintain proper signal spacing, prevent discontinuities in reference planes, obstruct flow of sufficient current, or avoid extra vias, circuit routing can become unnecessarily complex. Layer count must be minimally appropriate for the circuit.

### Stack-Up Impact on Signal Quality

Both layer count and layer order impact signal integrity. Proper inter-signal spacing must be achievable. Via count for critical signals must be minimized. Current commensurate with the performance of the board must be carried. Critical signals must be adjacent to major and minor reference planes, and adhere to proximity constraints with respect to those planes. The recommended NVIDIA stack-ups achieve these requirements for the signal speeds supported by the board.

### Stack-Up Impact on Cost

While defining extra layers can facilitate excellent signal integrity, current handling capability and routability, extra layers can impede the goal of hitting cost targets. The art of stack-up definition is achieving all technical and reliability circuit requirements in a cost efficient manner. The recommended NVIDIA stack-ups achieve these requirements with efficient use of board layers.



### 18.0 APPENDIX C: TRANSMISSION LINE PRIMER

## 18.1 Background

NVIDIA maintains strict guidelines for high-frequency PCB transmission lines to ensure optimal signal integrity for data transmission. This section provides a brief primer into basic board-level transmission line theory.

#### **Characteristics**

The most important PCB transmission line characteristics are listed in the following bullets:

 Trace width/height, PCB height and dielectric constant, and layer stack-up affect the characteristic trace impedance of a transmission line.

$$Z_0 \cong \left(\frac{L}{C}\right)^{1/2}$$

Signal rise time is proportional to the transmission line impedance and load capacitance.

RiseTime 
$$\cong \left(\frac{Z_0 * R_{\text{Term}}}{Z_0 + R_{\text{Term}}}\right) * C_{\text{Load}}$$

 Real transmission lines (Figure 44) have non-zero resistances that lead to attenuation and distortion, creating signal integrity issues.

Figure 44. Typical Transmission Line Circuit



Transmission lines are used to "transmit" the source signal to the load or destination with as little signal degradation or reflection as possible. For this reason it is important to design the high-speed signal transmission line to fall within characteristic guidelines based on the signal speed and type.

# 18.2 Physical Transmission Line Types

The two primary transmission line types often used for Jetson TX2 board designs are:

- Microstrip transmission line (Figure 45)
- Stripline transmission line (Figure 46)

The following sections describe each type of transmission.

### **Microstrip Transmission Line**

Figure 45. Microstrip Transmission Line

$$\begin{array}{c|c} & & + & W + \\ \hline \uparrow & & \\ \hline H & Dielectric & \hline \uparrow \\ \hline \downarrow & & \\ \end{array} \qquad Z_0 = \left( \begin{array}{c} 87 \\ \hline \sqrt{Er + 1.414} \end{array} \right) ln \left( \begin{array}{c} 5.98 H \\ \hline 0.8W + T \end{array} \right)$$

- Z<sub>0</sub>: Impedance
- W: Trace width (inches)
- T: Trace thickness (inches)
- Er: Dielectric constant of substrate
- H: Distance between signal and reference plane

### **Stripline Transmission Line**



#### NVIDIA.

Figure 46. Stripline Transmission Line

- Z<sub>0</sub>: Impedance
- W: Trace width (inches)
- T: Trace thickness (inches)
- Er: Dielectric constant of substrate
- H: Distance between signal and reference plane

### 18.3 Driver Characteristics

Driver characteristics are important to the integrity and maximum speed of the signal. The following points identify key driver equations and concepts used to improve signal integrity and transmission speed.

- The driver (source) has resistive output impedance Z<sub>S</sub>, which causes only a fraction of the signal voltage to propagate down the transmission line to the receiver (load).
  - Transfer function at source:

$$T1 = \frac{Z_0}{Z_S + Z_0}$$

- Driver strength is inversely proportional to the source impedance, Zs.
- Z<sub>S</sub> also acts as the source termination, which helps dampen reflection.
  - Source reflection coefficient:

R1 = 
$$\frac{(Z_S - Z_0)}{(Z_S + Z_0)}$$

### 18.4 Receiver Characteristics

Receiver characteristics are important to the integrity and detectability of the signal. The following points identify key receiver concepts and equations for optimum signal integrity at the final destination.

- The receiver acts as a capacitive load and often has a high load impedance, Z<sub>L</sub>.
- Unterminated transmission lines cause overshoot and reflection at the receiver, which can cause data corruption.
  - Output transfer function at load:

$$T2 = \frac{2 * Z_L}{Z_{L+} Z_0}$$

Load reflection coefficient:

$$R2 = \frac{(Z_L - Z_0)}{(Z_L + Z_0)}$$

- Load impedance can be lowered with a termination resistor (R<sub>Term</sub>) placed at the end of the transmission line.
  - Reflection is minimized when Z<sub>L</sub> matches Z<sub>0</sub>

### 18.5 Transmission Lines & Reference Planes

Defining an appropriate reference plane is vital to transmission line performance due to crosstalk and EMI issues. The following points explore appropriate reference plane identification and characteristics for optimal signal integrity:

- Transmission line return current (Figure 47)
  - High-speed return current follows the path of least inductance.
  - The lowest inductance path for a transmission line is right underneath the transmission line; i(D) is proportional to:



Figure 47. Transmission Line Height



- Transmission line return current:
  - High-speed return current follows the path of least inductance.
  - The lowest inductance path for a transmission line is the portion of the line closest to the dielectric surface; i(D) is proportional to

$$\frac{1}{\left(1+\left(\frac{D}{H}\right)^2\right)}$$

- Crosstalk on solid reference plane (Figure 48):
  - Crosstalk is caused by the mutual inductance of two parallel traces.
  - Crosstalk at the second trace is proportional to

$$\frac{1}{\left(1+\left(\frac{D}{H}\right)^2\right)}$$

The signals need to be properly spaced to minimize crosstalk.

Figure 48. Crosstalk on Reference Plane



- Reference plane selection
  - Solid ground is preferred as reference plane.
  - Solid power can be used as reference plane with decoupling capacitors near driver and receiver.
  - Reference plane cuts and layer changes need to be avoided.
- Power plane cut example (Figure 49)
  - Power plane cuts will cause EMI issues.
  - Power plane cuts also induce crosstalk to adjacent signals.

Figure 49. Example of Power Plane Cuts



- When cut is unavoidable:
  - Place decoupling capacitors near transition.
  - Place transition near source or receiver when decoupling capacitors are abundant (Figure 50).



Figure 50. Another Example of Power Plane Cuts



- When signal changes plane:
  - Try not to change the reference plane, if possible.
  - When a reference plane switches to different power rail, a stitching capacitor is required (Figure 51).

Figure 51. Switching Reference Planes



- When the same ground/power reference plane changes to a different layer, a stitching via is required (Figure 52).

Figure 52. Reference Plane Switch Using VIA





### 19.0 APPENDIX D: DESIGN GUIDELINE GLOSSARY

The Design Guidelines include various terms. The descriptions in the table below are intended to show what these terms mean and how they should be applied to a design.

### **Table 90 Layout Guideline Tutorial**

#### **Trace Delays**

#### **Max Breakout Delay**

- Routing on Component layer: Maximum Trace Delay from module connector pin to point beyond pin array where normal trace spacing/impedance can be met.

Routing passes to layer other than Component layer: Beyond this, normal trace spacing/impedance must be met.

#### Max Total Trace Delay

- Trace from module connector pin to Device pin. This must include routing on the main PCB & any other Flex or secondary PCB. Delay is from Module connector to the final connector/device.

#### Intra/Inter Pair Skews

#### Intra Pair Skew (within pair)

- Difference in delay between two traces in differential pair: Shorter routes may require indirect path to equalize delays

#### Inter Pair Skew (pair to pair)

- Difference between two (or possibly more) differential pairs

#### Impedance/Spacing

#### Microstrip vs Stripline

Microstrip: Traces next to single ref. plane. Stripline: Traces between two ref planes

#### Trace Impedance

Impedance of trace determined by width & height of trace, distance from ref. plane & dielectric constant of PCB material. For differential traces, space between pair
of traces is also a factor

#### Board trace spacing / Spacing to other nets

- Minimum distance between two traces. Usually specified in terms of dielectric height which is distance from trace to reference layers.

#### Pair to pair spacing

Spacing between differential traces

#### **Breakout spacing**

- Possible exception to board trace spacing where different spacing rules are allowed under module connector pin in order to escape from the pin array. Outside device boundary, normal spacing rules apply

#### **Reference Return**

### Ground Reference Return Via & Via proximity (signal to reference)

- Signals changing layers & reference GND planes need similar return current path
- Accomplished by adding via, tying both GND layers together

#### Via proximity (sig to ref) is distance between signal & reference return vias

- GND reference via for Differential Pair
- Where a differential pair changes GND reference layers, return via should be placed close to & between signal vias (example to right)

### Signal to return via ratio

- Number of Ground Return vias per Signal vias. For critical IFs, ratio is usually 1:1. For less critical IFs, several trace vias can share fewer return vias (i.e. 3:2 – 3 trace vias & 2 return vias).

### Slots in Ground Reference Layer

- When traces cross slots in adjacent power or ground plane
- Return current has longer path around slot
- Longer slots result in larger loop areas
- Avoid slots in GND planes or do not route across them

### **Routing over Split Power Layer Reference Layers**

- When traces cross different power areas on power plane
  - Return current must find longer path usually a distant bypass cap
  - If possible, route traces w/solid plane (GND or PWR) or keep routes across single area
- If traces must cross two or more power areas, use stitching capacitors
  - Placing one cap across two PWR areas near where traces cross area boundaries provides high-frequency path for return current
  - Cap value typically 0.1uF & should ideally be within 0.1" of crossing



# 20.0 APPENDIX E: JETSON TX2 PIN DESCRIPTIONS

Table 91. Jetson TX2 Connector (8x50) Pin Descriptions

| Pin#     | Jetson TX2 Pin Name | Tegra Signal   | Usage/Description                                                                                                                                                            | Usage on the Carrier<br>Board                                                                                                      | Direction | Pin Type                                                            |
|----------|---------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------------------------------------------------------|
| A1<br>A2 | VDD_IN<br>VDD_IN    | -              | Main power – Supplies PMIC & external supplies                                                                                                                               | Main DC input                                                                                                                      | Input     | 5.5V-19.6V                                                          |
| А3       | GND                 | -              | GND                                                                                                                                                                          | GND                                                                                                                                | -         | GND                                                                 |
| A4       | GND                 | -              | GND                                                                                                                                                                          | GND                                                                                                                                | -         | GND                                                                 |
| A5       | RSVD                | -              | Not used                                                                                                                                                                     | -                                                                                                                                  | -         | -                                                                   |
| A6       | I2C PM CLK          | GEN8 I2C SCL   | PM I2C Clock                                                                                                                                                                 | I2C (General)                                                                                                                      | Bidir     | Open Drain – 1.8V                                                   |
| A7       | CHARGING#           | (PMIC GPIO5)   | Charger Interrupt                                                                                                                                                            | System                                                                                                                             | Input     | CMOS – 1.8V                                                         |
| A8       | GPIO14 AP WAKE MDM  | UFSO RST       | AP (Tegra) Wake Modem or GPIO                                                                                                                                                | ,                                                                                                                                  | Output    | CMOS – 1.8V                                                         |
| A9       | GPIO15_AP2MDM_READY | UFSO_REF_CLK   | AP (Tegra) to Modem Ready or GPIO                                                                                                                                            | M.2 Key E                                                                                                                          | Output    | CMOS – 1.8V                                                         |
| A10      | GPIO16 MDM WAKE AP  | GPIO MDM2      | Modem Wake AP (Tegra) or GPIO                                                                                                                                                | 1                                                                                                                                  | Input     | CMOS – 1.8V                                                         |
| A11      | JTAG_GP1            | NVJTAG_SEL     | JTAG General Purpose 1. Pulled low on module for normal operation & pulled high by test device for Boundary Scan test mode.                                                  | JTAG                                                                                                                               | Input     | CMOS – 1.8V                                                         |
| A12      | JTAG_TMS            | JTAG_TMS       | JTAG Test Mode Select                                                                                                                                                        |                                                                                                                                    | Input     | CMOS – 1.8V                                                         |
| A13      | JTAG_TDO            | JTAG_TD0       | JTAG Test Data Out                                                                                                                                                           | JTAG Header & Debug<br>Connector                                                                                                   | Output    | CMOS – 1.8V                                                         |
| A14      | JTAG_RTCK           | -              | JTAG Return Clock                                                                                                                                                            | Connector                                                                                                                          | Input     | CMOS – 1.8V                                                         |
| A15      | UART2_CTS#          | UART2_CTS      | UART 2 Clear to Send                                                                                                                                                         | M 2 K F                                                                                                                            | Input     | CMOS – 1.8V                                                         |
| A16      | UART2_RTS#          | UART2_RTS      | UART 2 Request to Send                                                                                                                                                       | M.2 Key E                                                                                                                          | Output    | CMOS – 1.8V                                                         |
| A17      | USB0_EN_OC#         | USB_VBUS_EN0   | USB VBUS Enable/Overcurrent 0                                                                                                                                                | USB 2.0 Micro AB                                                                                                                   | Bidir     | Open Drain – 3.3V                                                   |
| A18      | USB1_EN_OC#         | USB_VBUS_EN1   | USB VBUS Enable/Overcurrent 1                                                                                                                                                | USB 3.0 Type A                                                                                                                     | Bidir     | Open Drain – 3.3V                                                   |
| A19      | RSVD                | -              | Not used                                                                                                                                                                     | -                                                                                                                                  | -         | -                                                                   |
| A20      | I2C GP1 DAT         | GEN1 I2C SDA   | General I2C 1 Data                                                                                                                                                           |                                                                                                                                    | Bidir     | Open Drain – 3.3V                                                   |
| A21      | I2C GP1 CLK         | GEN1 I2C SCL   | General I2C 1 Clock                                                                                                                                                          | I2C (General)                                                                                                                      | Bidir     | Open Drain – 3.3V                                                   |
| A22      | GPIO EXP1 INT       | GPIO MDM7      | GPIO Expander 1 Interrupt or GPIO                                                                                                                                            |                                                                                                                                    | Input     | CMOS – 1.8V                                                         |
| A23      | GPIO EXPO INT       | GPIO MDM1      | GPIO expander 0 Interrupt or GPIO                                                                                                                                            | GPIO Expander                                                                                                                      | Input     | CMOS – 1.8V                                                         |
| A24      | LCD1 BKLT PWM       | GPIO DIS5      | Display Backlight PWM 1                                                                                                                                                      |                                                                                                                                    | Output    | CMOS – 1.8V                                                         |
| A25      | LCD_TE              | GPIO DIS1      | Display Tearing Effect                                                                                                                                                       |                                                                                                                                    | Input     | CMOS – 1.8V                                                         |
| A26      | GSYNC HSYNC         | GPIO DIS4      | GSYNC Horizontal Sync                                                                                                                                                        | Display Connector                                                                                                                  | Output    | CMOS – 1.8V                                                         |
| A27      | GSYNC VSYNC         | GPIO DIS2      | GSYNC Vertical Sync                                                                                                                                                          |                                                                                                                                    | Output    | CMOS – 1.8V                                                         |
| A28      | GND                 | -              | GND                                                                                                                                                                          | GND                                                                                                                                | -         | GND                                                                 |
| A29      | SDIO RST#           | GPIO WAN3      | Secondary WLAN Enable                                                                                                                                                        | M.2 Key E                                                                                                                          | Output    | CMOS – 1.8V                                                         |
| A30      | RSVD                | -              | Not used                                                                                                                                                                     | -                                                                                                                                  | -         | -                                                                   |
| A31      | RSVD                | _              | Not used                                                                                                                                                                     | _                                                                                                                                  | _         | -                                                                   |
| A32      | RSVD                | _              | Not used                                                                                                                                                                     | _                                                                                                                                  | _         | -                                                                   |
| A33      | DP1 HPD             | DP AUX CH1 HPD | Display Port 1 Hot Plug Detect                                                                                                                                               |                                                                                                                                    | Input     | CMOS – 1.8V                                                         |
| A34      | DP1 AUX CH-         | DP_AUX_CH1_N   | Display Port 1 Aux— or HDMI DDC SDA                                                                                                                                          |                                                                                                                                    | Bidir     | AC-Coupled on Carrier                                               |
| A35      | DP1_AUX_CH+         | DP_AUX_CH1_P   | Display Port 1 Aux+ or HDMI DDC SCL                                                                                                                                          | HDMI Type A Conn.                                                                                                                  | Bidir     | Board (eDP/DP) or Open-<br>Drain, 1.8V (3.3V tolerant -<br>DDC/I2C) |
| A36      | USB0_OTG_ID         | (PMIC GPIO0)   | USB 0 ID / VBUS EN                                                                                                                                                           | USB 2.0 Micro AB                                                                                                                   | Input     | Analog                                                              |
| A37      | GND                 | -              | GND                                                                                                                                                                          | GND                                                                                                                                | -         | GND                                                                 |
| A38      | USB1_D+             | USB1_DP        | USB 2.0, Port 1 Data+                                                                                                                                                        | LICE 2 O Turo A                                                                                                                    | Bidir     | LICD DLIV                                                           |
| A39      | USB1_D-             | USB1_DN        | USB 2.0, Port 1 Data-                                                                                                                                                        | USB 3.0 Type A                                                                                                                     | Bidir     | USB PHY                                                             |
| A40      | GND                 | -              | GND                                                                                                                                                                          | GND                                                                                                                                | -         | GND                                                                 |
| A41      | PEX2_REFCLK+        | PEX_CLK2P      | PCIe 2 Reference Clock+ (PCIe IF #1)                                                                                                                                         |                                                                                                                                    | Output    | DCI DIIV                                                            |
| A42      | PEX2_REFCLK-        | PEX_CLK2N      | PCIe 2 Reference Clock- (PCIe IF #1)                                                                                                                                         | Unassigned                                                                                                                         | Output    | PCIe PHY                                                            |
| A43      | GND                 | -              | GND                                                                                                                                                                          | GND                                                                                                                                | -         | GND                                                                 |
| A44      | PEXO_REFCLK+        | PEX_CLK1P      | PCIe 0 Reference Clock+ (PCIe IF #0)                                                                                                                                         | DCIa v4 Car                                                                                                                        | Output    | DCIe DUV                                                            |
| A45      | PEXO_REFCLK-        | PEX_CLK1N      | PCIe 0 Reference Clock – (PCIe IF #0)                                                                                                                                        | PCIe x4 Connector                                                                                                                  | Output    | PCIe PHY                                                            |
| A46      | RESET_OUT#          | SYS_RESET_N    | Reset Out. Reset from PMIC (through diodes) to Tegra & eMMC reset pins. Driven from carrier board to force reset of Tegra & eMMC (not PMIC). A pull-up is present on module. | ence Clock – (PCIe IF #0)  Reset from PMIC (through egra & eMMC reset pins. carrier board to force reset MMC (not PMIC). A pull-up |           | CMOS – 1.8V                                                         |
| A47      | RESET_IN#           | (PMIC NRST_IO) | Reset In. System Reset driven from<br>PMIC to carrier board for devices<br>requiring full system reset. Also driven<br>from carrier board to initiate full system            |                                                                                                                                    | Bidir     | Open Drain, 1.8V                                                    |



| Pin#       | Jetson TX2 Pin Name       | Tegra Signal          | Usage/Description                                                                                                                                                                                                                                                                                                                          | Usage on the Carrier<br>Board            | Direction       | Pin Type                           |
|------------|---------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------|------------------------------------|
|            |                           |                       | reset (i.e. RESET button). A pull-up is present on module.                                                                                                                                                                                                                                                                                 |                                          |                 |                                    |
| A48        | CARRIER_PWR_ON            | -                     | Carrier Power On. Used as part of the power up sequence. The module asserts this signal when it is safe for the carrier board to power up.                                                                                                                                                                                                 |                                          | Output          | Open-Collector – 3.3V              |
| A49        | CHARGER_PRSNT#            | (PMIC ACOK)           | Charger Present. Connected on module to PMIC ACOK through FET & $4.7 k\Omega$ resistor. PMIC ACOK has $100 k\Omega$ pull-up internally to MBATT (VDD_5V0_5YS). Can optionally be used to support autopower-on where the module platform will power-on when the main power source is connected instead of waiting for a power button press. |                                          | Input           | MBATT level – 5.0V (see<br>note 3) |
| A50        | VDD_RTC                   | (PMIC BBATT)          | Real-Time-Clock. Optionally used to provide back-up power for RTC. Connects to Lithium Cell or super capacitor on Carrier Board. PMIC is supply when charging cap or coin cell. Super cap or coin cell is source when system is disconnected from power.                                                                                   | Battery Back-up using<br>Super-capacitor | Bidir           | 1.65V-5.5V                         |
| B1         | VDD_IN                    |                       | Main power – Supplies PMIC & external                                                                                                                                                                                                                                                                                                      | Main DC input                            | Input           | 5.5V-19.6V                         |
| B2         | VDD_IN                    |                       | supplies                                                                                                                                                                                                                                                                                                                                   | ·                                        | ·               |                                    |
| B3<br>B4   | GND<br>GND                | -                     | GND<br>GND                                                                                                                                                                                                                                                                                                                                 | GND<br>GND                               | _               | GND<br>GND                         |
| B5         | RSVD                      | _                     | Not used                                                                                                                                                                                                                                                                                                                                   | -                                        | _               | -                                  |
| B6         | I2C PM DAT                | GEN8 I2C SDA          | PM I2C Data                                                                                                                                                                                                                                                                                                                                | I2C (General)                            | Bidir           | Open Drain – 1.8V                  |
| В7         | CARRIER_STBY#             | SOC_PWR_REQ           | Carrier Board Standby: The module drives this signal low when it is in the standby power state.                                                                                                                                                                                                                                            |                                          | Output          | CMOS – 1.8V                        |
| В8         | VIN_PWR_BAD#              | -                     | VDD_IN Power Bad. Carrier board indication to the module that the VDD_IN power is not valid. Carrier board should de-assert this (drive high) only when VDD_IN has reached its required voltage level and is stable. This prevents Tegra from powering up until the VDD_IN power is stable.                                                | System                                   | Input           | CMOS – 5.0V                        |
| В9         | GPIO17_MDM2AP_READY       | GPIO_PQ7              | Modem to AP (Tegra) Ready or GPIO                                                                                                                                                                                                                                                                                                          | M 2 Key F                                | Input           | CMOS – 1.8V                        |
| B10        | GPIO18_MDM_COLDBOOT       | GPIO_PQ6              | Modem Coldboot or GPIO                                                                                                                                                                                                                                                                                                                     | M.2 Key E                                | Input           | CMOS – 1.8V                        |
| B11        | JTAG_TCK                  | JTAG_TCK              | JTAG Test Clock                                                                                                                                                                                                                                                                                                                            | ITAGU L O D L                            | Input           | CMOS – 1.8V                        |
| B12        | JTAG_TDI                  | JTAG_TDI              | JTAG Test Data In                                                                                                                                                                                                                                                                                                                          | JTAG Header & Debug<br>Connector         | Input           | CMOS – 1.8V                        |
| B13        | JTAG_GP0                  | JTAG_TRST_N           | JTAG General Purpose 0 (Test Reset)                                                                                                                                                                                                                                                                                                        | Connector                                | Input           | CMOS – 1.8V                        |
| B14        | GND                       | -                     | GND                                                                                                                                                                                                                                                                                                                                        | GND                                      | -               | GND                                |
| B15        | UART2_RX                  | UART2_RX              | UART 2 Receive                                                                                                                                                                                                                                                                                                                             | M.2 Key E                                | Input           | CMOS – 1.8V                        |
| B16        | UART2_TX                  | UART2_TX              | UART 2 Transmit                                                                                                                                                                                                                                                                                                                            | ,                                        | Output          | CMOS – 1.8V                        |
| B17        | FAN_TACH                  | UART5_TX              | Fan Tachometer                                                                                                                                                                                                                                                                                                                             | Fan                                      | Input           | CMOS – 1.8V                        |
| B18        | RSVD                      | -                     | Not used                                                                                                                                                                                                                                                                                                                                   | -                                        | -               | -                                  |
| B19        | GPIO11_AP_WAKE_BT         | GPIO_PQ5              | AP (Tegra) Wake Bluetooth or GPIO                                                                                                                                                                                                                                                                                                          | Display Connector                        | Output          | CMOS – 1.8V                        |
| B20        | GPIO10_WIFI_WAKE_AP       | GPIO_WAN4             | WLAN 2 Wake AP (Tegra) or GPIO  BT 2 Enable or GPIO                                                                                                                                                                                                                                                                                        | M.2 Key E                                | Input           | CMOS - 1.8V                        |
| B21<br>B22 | GPIO12_BT_EN              | MCU_PWR_REQ GPIO WAN2 | BT 2 Wake AP (Tegra) or GPIO                                                                                                                                                                                                                                                                                                               |                                          | Output          | CMOS - 1.8V                        |
|            | GPIO13_BT_WAKE_AP         | SAFE STATE            | Touch Reset or GPIO                                                                                                                                                                                                                                                                                                                        |                                          | Input<br>Output | CMOS – 1.8V<br>CMOS – 1.8V         |
| B23<br>B24 | GPIO7_TOUCH_RST TOUCH_CLK | TOUCH CLK             | Touch Clock                                                                                                                                                                                                                                                                                                                                | Display Connector                        | Output          | CMOS – 1.8V                        |
| B25        | GPIO6 TOUCH INT           | CAN GPIO7             | Touch Interrupt or GPIO                                                                                                                                                                                                                                                                                                                    | Display Conficctor                       | Input           | CMOS – 1.8V                        |
| B26        | LCD VDD EN                | GPIO EDPO             | Display VDD Enable                                                                                                                                                                                                                                                                                                                         |                                          | Output          | CMOS – 1.8V                        |
| B27        | LCD0_BKLT_PWM             | GPIO DISO             | Display Backlight PWM 0                                                                                                                                                                                                                                                                                                                    |                                          | Output          | CMOS – 1.8V                        |
| B28        | LCD_BKLT_EN               | GPIO_DIS3             | Display Backlight Enable                                                                                                                                                                                                                                                                                                                   |                                          | Output          | CMOS – 1.8V                        |
| B29        | RSVD                      | -                     | Not used                                                                                                                                                                                                                                                                                                                                   | -                                        |                 | -                                  |
| B30        | RSVD                      | -                     | Not used                                                                                                                                                                                                                                                                                                                                   | -                                        | -               | -                                  |
| B31        | GND                       | -                     | GND                                                                                                                                                                                                                                                                                                                                        | GND                                      | -               | GND                                |
| B32        | RSVD                      | -                     | Not used                                                                                                                                                                                                                                                                                                                                   | -                                        | -               | -                                  |
| B33        | HDMI_CEC                  | HDMI_CEC              | HDMI CEC                                                                                                                                                                                                                                                                                                                                   | HDMI Type A Conn.                        | Bidir           | Open Drain, 3.3V                   |
| B34        | DP0_AUX_CH-               | DP_AUX_CH0_N          | Display Port 0 Aux- or HDMI DDC SDA                                                                                                                                                                                                                                                                                                        | Display Connector                        | Bidir           | AC-Coupled on Carrier              |
| B35        | DPO AUX CH+               | DP AUX CHO P          | Display Port 0 Aux+ or HDMI DDC SCL                                                                                                                                                                                                                                                                                                        | Display Connector                        | Bidir           | Board (eDP/DP) or Open-            |



| Pin# | Jetson TX2 Pin Name | Tegra Signal             | Usage/Description                                                                                                                                                                                                       | Usage on the Carrier<br>Board | Direction | Pin Type                                 |
|------|---------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------|------------------------------------------|
|      |                     |                          |                                                                                                                                                                                                                         |                               |           | Drain, 1.8V (3.3V tolerant -<br>DDC/I2C) |
| B36  | DP0_HPD             | DP_AUX_CH0_HPD           | Display Port 0 Hot Plug Detect                                                                                                                                                                                          |                               | Input     | CMOS – 1.8V                              |
| B37  | USB0_VBUS_DET       | UART5_CTS                | USB 0 VBUS Detect                                                                                                                                                                                                       | USB 2.0 Micro AB              | Input     | USB VBUS, 5V                             |
| B38  | GND                 | -                        | GND                                                                                                                                                                                                                     | GND                           | -         | GND                                      |
| B39  | USB0_D+             | USB0_DP                  | USB 2.0 Port 0 Data+                                                                                                                                                                                                    | 1100 2 0 14: 40               | Bidir     | LICE BLIV                                |
| B40  | USB0_D-             | USB0_DN                  | USB 2.0 Port 0 Data-                                                                                                                                                                                                    | USB 2.0 Micro AB              | Bidir     | USB PHY                                  |
| B41  | GND                 | -                        | GND                                                                                                                                                                                                                     | GND                           | -         | GND                                      |
| B42  | USB2_D+             | USB2_DP                  | USB 2.0, Port 2 Data+                                                                                                                                                                                                   |                               | Bidir     |                                          |
| B43  | USB2_D-             | USB2_DN                  | USB 2.0, Port 2 Data-                                                                                                                                                                                                   | M.2 Key E                     | Bidir     | USB PHY                                  |
| B44  | GND                 | -                        | GND                                                                                                                                                                                                                     | GND                           | -         | GND                                      |
| B45  | PEX1_REFCLK+        | PEX_CLK3P                | PCIe 1 Reference Clock+ (PCIe IF #2)                                                                                                                                                                                    | M21/ 5                        | Output    | DCI DUIV                                 |
| B46  | PEX1_REFCLK-        | PEX_CLK3N                | PCIe 1 Reference Clock- (PCIe IF #2)                                                                                                                                                                                    | M.2 Key E                     | Output    | PCIe PHY                                 |
| B47  | GND                 | -                        | GND                                                                                                                                                                                                                     | GND                           | _         | GND                                      |
| B48  | RSVD                | -                        | Not used                                                                                                                                                                                                                | -                             | -         | -                                        |
| B49  | RSVD                | -                        | Not used                                                                                                                                                                                                                | -                             | -         | -                                        |
| B50  | POWER_BTN#          | POWER_ON / (PMIC<br>ENO) | Power Button. Used to initiate a system power-on. Connected to PMIC ENO which has internal 10ΚΩ Pull-up to VDD_5V0_SYS. Also connected to Tegra POWER_ON pin through Diode with 100κΩ pull-up to VDD_1V8_AP near Tegra. | System                        | Input     | CMOS – 5.0V (see note 3)                 |
| C1   | VDD_IN              | -                        | Main power – Supplies PMIC & external                                                                                                                                                                                   | M : BC: .                     |           | 5 5)/ 40 5)/                             |
| C2   | VDD_IN              | -                        | supplies                                                                                                                                                                                                                | Main DC input                 | Input     | 5.5V-19.6V                               |
| С3   | GND                 | -                        | GND                                                                                                                                                                                                                     | GND                           | 1         | GND                                      |
| C4   | GND                 | -                        | GND                                                                                                                                                                                                                     | GND                           | 1         | GND                                      |
| C5   | RSVD                | -                        | Not used                                                                                                                                                                                                                | -                             | 1         | -                                        |
| C6   | I2C_CAM_CLK         | CAM_I2C_SCL              | Camera I2C Clock                                                                                                                                                                                                        | Camera Connector              | Bidir     | Open Drain – 1.8V                        |
| C7   | BATLOW#             | (PMIC_GPIO6)             | Battery Low (PMIC GPIO)                                                                                                                                                                                                 | System                        | Input     | CMOS – 1.8V                              |
| C8   | BATT_OC             | BATT_OC                  | Battery Over-current (& Thermal) warning                                                                                                                                                                                |                               | Bidir     | CMOS – 1.8V                              |
| С9   | WDT_TIME_OUT#       | GPIO_SEN7                | Watchdog Timeout                                                                                                                                                                                                        |                               | Input     | CMOS – 1.8V                              |
| C10  | I2C_GP2_DAT         | GEN7_I2C_SDA             | General I2C 2 Data                                                                                                                                                                                                      |                               | Bidir     | Open Drain – 1.8V                        |
| C11  | I2C_GP2_CLK         | GEN7_I2C_SCL             | General I2C 2 Clock                                                                                                                                                                                                     | 126 (61)                      | Bidir     | Open Drain – 1.8V                        |
| C12  | I2C_GP3_CLK         | GEN9_I2C_SCL             | General I2C 3 Clock                                                                                                                                                                                                     | I2C (General)                 | Bidir     | Open Drain – 1.8V                        |
| C13  | I2C_GP3_DAT         | GEN9_I2C_SDA             | General I2C 3 Data                                                                                                                                                                                                      |                               | Bidir     | Open Drain – 1.8V                        |
| C14  | I2S1_SDIN           | DAP2_DIN                 | I2S Audio Port 1 Data In                                                                                                                                                                                                | GPIO Expansion                | Input     | CMOS – 1.8V                              |
| C15  | I2S1_CLK            | DAP2_SCLK                | I2S Audio Port 1 Clock                                                                                                                                                                                                  | Header                        | Bidir     | CMOS – 1.8V                              |
| C16  | FAN_PWM             | GPIO_SEN6                | Fan PWM                                                                                                                                                                                                                 | Fan                           | Output    | CMOS – 1.8V                              |
| C17  | CAN1_STBY           | CAN_GPIO6                | CAN 1 Standby                                                                                                                                                                                                           |                               | Output    | CMOS 3.3V                                |
| C18  | CAN1_TX             | CAN1_DOUT                | CAN 1 Transmit                                                                                                                                                                                                          | GPIO Expansion                | Output    | CMOS 3.3V                                |
| C19  | CAN1_ERR            | CAN_GPIO3                | CAN 1 Error                                                                                                                                                                                                             | Header                        | Input     | CMOS 3.3V                                |
| C20  | CAN_WAKE            | CAN_GPIO4                | CAN Wake                                                                                                                                                                                                                |                               | Input     | CMOS 3.3V                                |
| C21  | GND                 | -                        | GND                                                                                                                                                                                                                     | GND                           | -         | GND                                      |
| C22  | CSI5_D0-            | CSI_F_D0_N               | Camera, CSI 5 Data 0–                                                                                                                                                                                                   | Camera Connector              | Input     | MIPI D-PHY                               |
| C23  | CSI5_D0+            | CSI_F_D0_P               | Camera, CSI 5 Data 0+                                                                                                                                                                                                   | Camera Connector              | Input     | ועוורו ט-רווז                            |
| C24  | GND                 | -                        | GND                                                                                                                                                                                                                     | GND                           | -         | GND                                      |
| C25  | CSI3_D0-            | CSI_D_D0_N               | Camera, CSI 3 Data 0–                                                                                                                                                                                                   | Camera Connector              | Input     | MIPI D-PHY                               |
| C26  | CSI3_D0+            | CSI_D_D0_P               | Camera, CSI 3 Data 0+                                                                                                                                                                                                   | Carriera Corillector          | Input     | IVIIFI D-FFIT                            |
| C27  | GND                 | -                        | GND                                                                                                                                                                                                                     | GND                           | -         | GND                                      |
| C28  | CSI1_D0-            | CSI_B_DO_N               | Camera, CSI 1 Data 0–                                                                                                                                                                                                   | Camera Connector              | Input     | MIPI D-PHY                               |
| C29  | CSI1_D0+            | CSI_B_DO_P               | Camera, CSI 1 Data 0+                                                                                                                                                                                                   | Camera ConfileCtor            | Input     | WILL D-FILL                              |
| C30  | GND                 | -                        | GND                                                                                                                                                                                                                     | GND                           | -         | GND                                      |
| C31  | DSI3_D0+            | DSI_D_D0_P               | Display, DSI 3 Data 0+                                                                                                                                                                                                  | Display Connector             | Output    | MIPI D-PHY                               |
| C32  | DSI3_D0-            | DSI_D_D0_N               | Display, DSI 3 Data 0–                                                                                                                                                                                                  | Display Conflector            | Output    | WIII I D-FIII                            |
| C33  | GND                 | -                        | GND                                                                                                                                                                                                                     | GND                           | -         | GND                                      |
| C34  | DSI1_D0+            | DSI_B_DO_P               | Display, DSI 1 Data 0+                                                                                                                                                                                                  | Display Connector             | Output    | MIPI D-PHY                               |
| C35  | DSI1_D0-            | DSI_B_D0_N               | Display, DSI 1 Data 0-                                                                                                                                                                                                  | Display Conflector            | Output    | IVIII I D-FIII                           |
| C36  | GND                 | -                        | GND                                                                                                                                                                                                                     | GND                           | -         | GND                                      |
| C37  | DP1_TX1-            | HDMI_DP1_TXDN1           | DisplayPort 1 Lane 1– or HDMI Lane 1–                                                                                                                                                                                   | HDMI Type A Conn.             | Output    | AC-Coupled on carrier                    |
| C38  | DP1_TX1+            | HDMI_DP1_TXDP1           | DisplayPort 1 Lane 1+ or HDMI Lane 1+                                                                                                                                                                                   |                               | Output    | board                                    |
| C39  | GND                 | -                        | GND                                                                                                                                                                                                                     | GND                           | -         | GND                                      |



| Pin# | Jetson TX2 Pin Name | Tegra Signal    | Usage/Description                                            | Usage on the Carrier<br>Board | Direction   | Pin Type                                   |  |
|------|---------------------|-----------------|--------------------------------------------------------------|-------------------------------|-------------|--------------------------------------------|--|
| C40  | PEX2_TX+            | PEX_TX3P        | PCIe 2 Transmit+ (PCIe IF #0 Lane 2 or PCIe IF #1 Lane 0)    | #1 Lane 0)                    |             | PCIe PHY, AC-Coupled on                    |  |
| C41  | PEX2_TX-            | PEX_TX3N        | PCle 2 Transmit— (PCle IF #0 Lane 2 or<br>PCle IF #1 Lane 0) | PCIe x4 Connector             | Output      | carrier board                              |  |
| C42  | GND                 | -               | GND                                                          | GND                           | -           | GND                                        |  |
| C43  | USB_SSO_TX+         | PEX_TX0P        | USB SS 0 Transmit+ (USB 3.0 Port #0                          |                               | Output      |                                            |  |
| C44  | USB_SSO_TX-         | PEX_TX0N        | muxed w/PCIe #2 Lane 0)  USB SS 0 Transmit- (USB 3.0 Port #0 | USB 3.0 Type A                | Output      | USB SS PHY, AC-Coupled on<br>carrier board |  |
| C45  | GND                 | _               | muxed w/PCIe #2 Lane 0) GND                                  | GND                           | ·           | GND                                        |  |
| C45  | PEX2 CLKREQ#        | PEX L1 CLKREQ N | PCIE 2 Clock Request (PCIe IF #1)                            | Unassigned                    | Bidir       | GND                                        |  |
| C40  | PEX1 CLKREQ#        | PEX_L2_CLKREQ_N | PCIE 1 Clock Request (mux option - PCIe                      | M.2 Key E                     | Bidir       | Open Drain 3.3V, Pull-up on                |  |
|      | _                   |                 | IF #2)                                                       |                               |             | the module                                 |  |
| C48  | PEXO_CLKREQ#        | PEX_LO_CLKREQ_N | PCIE 0 Clock Request (PCIe IF #0)                            | PCle x4 Connector             | Bidir       |                                            |  |
| C49  | PEXO_RST#           | PEX_LO_RST_N    | PCIe 0 Reset (PCIe IF #0)                                    |                               | Output      |                                            |  |
| C50  | RSVD                | -               | Not used                                                     | -                             | -           | -                                          |  |
| D1   | RSVD                | -               | Not used                                                     | -                             | -           | -                                          |  |
| D2   | RSVD                | -               | Not used                                                     | -                             | -           | -                                          |  |
| D3   | RSVD                | -               | Not used                                                     | -                             | -           | -                                          |  |
| D4   | RSVD                | -               | Not used                                                     | -                             | -           |                                            |  |
| D5   | UART7_RX            | UART7_RX        | UART 7 Receive                                               | Not Assigned                  | Input       | CMOS – 1.8V                                |  |
| D6   | I2C_CAM_DAT         | CAM_I2C_SDA     | Camera I2C Data                                              | Camera Connector              | Bidir       | Open Drain – 1.8V                          |  |
| D7   | GPIO5_CAM_FLASH_EN  | UART5_RTS_N     | Camera Flash Enable or GPIO                                  |                               | Output      | CMOS – 1.8V                                |  |
| D8   | UART7_TX            | UART7_TX        | UART 7 Transmit                                              | Not Assigned                  | Output      | CMOS – 1.8V                                |  |
| D9   | UART1_TX            | UART3_TX        | UART 1 Transmit                                              | Serial Port Header            | Output      | CMOS – 1.8V                                |  |
| D10  | UART1_RX            | UART3_RX        | UART 1 Receive                                               | Serial Forefreduct            | Input       | CMOS – 1.8V                                |  |
| D11  | RSVD                | -               | Not used                                                     | -                             | -           | -                                          |  |
| D12  | RSVD                | -               | Not used                                                     | -                             | -           | -                                          |  |
| D13  | I2S1_LRCLK          | DAP2_FS         | I2S Audio Port 1 Left/Right Clock                            | GPIO Expansion                | Bidir       | CMOS – 1.8V                                |  |
| D14  | I2S1_SDOUT          | DAP2_DOUT       | I2S Audio Port 1 Data Out                                    | Header                        | Bidir       | CMOS – 1.8V                                |  |
| D15  | I2C_GPO_DAT         | GPIO_SEN9       | General I2C 0 Data                                           | I2C (General)                 | Bidir       | Open Drain – 1.8V                          |  |
| D16  | AO_DMIC_IN_DAT      | CAN_GPIO0       | Digital Mic Input Data                                       |                               | Input       | CMOS – 1.8V                                |  |
| D17  | CAN1_RX             | CAN1_DIN        | CAN 1 Receive                                                | GPIO Expansion                | Input       | CMOS 3.3V                                  |  |
| D18  | CANO_RX             | CAN0_DIN        | CAN 0 Receive                                                | Header                        | Input       | CMOS 3.3V                                  |  |
| D19  | CAN0_TX             | CAN0_DOUT       | CAN 0 Transmit                                               |                               | Output      | CMOS 3.3V                                  |  |
| D20  | GND                 | -               | GND                                                          | GND                           | -           | GND                                        |  |
| D21  | CSI5_CLK-           | CSI_F_CLK_N     | Camera, CSI 5 Clock-                                         |                               | Input       | AMBLE BUN                                  |  |
| D22  | CSI5_CLK+           | CSI_F_CLK_P     | Camera, CSI 5 Clock+                                         | Camera Connector              | Input       | MIPI D-PHY                                 |  |
| D23  | GND                 | -               | GND                                                          | GND                           | -           | GND                                        |  |
| D24  | CSI3_CLK-           | CSI_D_CLK_N     | Camera, CSI 3 Clock-                                         |                               | Input       |                                            |  |
| D25  | CSI3_CLK+           | CSI_D_CLK_P     | Camera, CSI 3 Clock+                                         | Camera Connector              | Input       | MIPI D-PHY                                 |  |
| D26  | GND                 | -               | GND                                                          | GND                           | -           | GND                                        |  |
| D27  | CSI1_CLK-           | CSI_B_CLK_N     | Camera, CSI 1 Clock-                                         |                               | Input       |                                            |  |
| D28  | CSI1_CLK+           | CSI_B_CLK_P     | Camera, CSI 1 Clock+                                         | Camera Connector              | Input       | MIPI D-PHY                                 |  |
| D29  | GND                 | -               | GND                                                          | GND                           | -           | GND                                        |  |
| D30  | DSI3_CLK+           | DSI_D_CLK_P     | Display DSI 3 Clock+                                         |                               | Output      |                                            |  |
| D31  | DSI3_CLK-           | DSI_D_CLK_N     | Display DSI 3 Clock-                                         | Display Connector             | Output      | MIPI D-PHY                                 |  |
| D32  | GND                 | -               | GND                                                          | GND                           | -           | GND                                        |  |
| D33  | DSI1_CLK+           | DSI_B_CLK_P     | Display DSI 1 Clock+                                         |                               | Output      |                                            |  |
| D34  | DSI1 CLK-           | DSI_B_CLK_N     | Display DSI 1 Clock-                                         | Display Connector             | Output      | MIPI D-PHY                                 |  |
| D35  | GND                 | -               | GND                                                          | GND                           | _           | GND                                        |  |
| D36  | DP1_TX2-            | HDMI DP1 TXDN0  | DisplayPort 1 Lane 2– or HDMI Lane 0–                        |                               | Output      | AC-Coupled on carrier                      |  |
| D37  | DP1_TX2+            | HDMI DP1 TXDP0  | DisplayPort 1 Lane 2+ or HDMI Lane 0+                        | HDMI Type A Conn.             | Output      | board                                      |  |
| D38  | GND                 |                 | GND                                                          | GND                           | -           | GND                                        |  |
| D39  | PEX_RFU_TX+         | PEX_TX1P        | PCIe RFU Transmit+ (PCIe IF #0 Lane 3 or USB 3.0 Port #1)    |                               | Output      |                                            |  |
| D40  | PEX_RFU_TX-         | PEX_TX1N        | PCIe RFU Transmit – (PCIe IF #0 Lane 3                       | PCIe x4 Connector             | Output      | PCIe PHY, AC-Coupled on<br>carrier board   |  |
| D44  |                     |                 | or USB 3.0 Port #1)                                          | CND                           |             | CND                                        |  |
| D41  | GND                 | PEX_TX2P        | USB SS 1 Transmit+ (USB 3.0 Port #2 or                       | GND                           | -<br>Output | GND                                        |  |
| D42  | USB_SS1_TX+         | 1 L/_ 1/21      | PCIe IF #0 Lane 1)                                           |                               |             | USB SS PHY, AC-Coupled on                  |  |



#### **Usage on the Carrier** Jetson TX2 Pin Name **Tegra Signal** Usage/Description Direction Pin Type **Board** D44 **GND** GND GND **GND** D45 PEX TX5P SATA Transmit+ SATA TX+ Output SATA PHY, AC-Coupled on D46 SATA\_TX-PEX\_TX5N SATA Transmitcarrier board Output SATA Connector SATA Device Sleep or PEX1\_CLKREQ# Open Drain 3.3V, Pull-up on D47 SATA\_DEV\_SLP PEX\_L2\_CLKREQ\_N Input (PCIe IF #2) depending on Mux setting the module D48 PEX\_WAKE# PEX\_WAKE\_N PCIe Wake PCle x4 conn & M.2 Input Open Drain 3.3V, Pull-up on D49 PEX2\_RST# PEX\_L1\_RST\_N PCIe 2 Reset (PCIe IF #1) Unassigned Output the module D50 RSVD Not used GPIO SW1 FORCE RECOV# Input CMOS - 1.8V E1 Force Recovery strap pin System Sleep Request to the module from the Sleep (VOL DOWN) E2 SLEEP# GPIO SW2 CMOS - 1.8V (see note 3) carrier board. A pull-up is present on Input button the module. E3 SPIO\_CLK GPIO\_SEN1 SPI 0 Clock Bidir CMOS - 1.8V Display Connector E4 SPIO MISO GPIO SEN2 SPI 0 Master In / Slave Out Bidir CMOS - 1.8V I2S3\_SDIN E5 DAP4\_DIN I2S Audio Port 3 Data In CMOS - 1.8V Input Camera Connector E6 DAP4 SCLK I2S Audio Port 3 Clock Bidir CMOS - 1.8V E7 CAM2\_MCLK GPIO\_CAM2 Camera 2 Master Clock Output CMOS - 1.8V CMOS - 1.8V E8 CAM VSYNO QSPI IO1 Camera Vertical Syno Output F9 UART1 RTS# UART3 RTS UART 1 Request to Send Output CMOS - 1.8V Serial Port Header E10 UART1 CTS# UART3 CTS UART 1 Clear to Send Input CMOS - 1.8V E11 **RSVD** Not used E12 RSVD Not used **RSVD** F13 Not used GPIO\_CAM7 E14 SPI1\_CS0# SPI 1 Chip Select 0 **Expansion Header** Bidir CMOS - 1.8V E15 I2C GPO CLK GPIO SEN8 General I2C 0 Clock Bidir Open Drain - 1.8V I2C (General) E16 AO\_DMIC\_IN\_CLK CAN\_GPIO1 Digital Mic Input Clock **Expansion Header** Output CMOS - 1.8V E17 RSVD Not used **GPIO** Expansion E18 CANO ERR CAN GPIO5 CAN 0 Error CMOS 3.3V Input Heade E19 GND GND GND GND Camera, CSI 5 Data 1-E20 CSI5\_D1-CSI\_F\_D1\_N Input Camera Connector MIPI D-PHY Camera, CSI 5 Data 1+ E21 CSI5 D1+ CSI\_F\_D1\_P Input E22 GND GND GND Camera, CSI 3 Data 1-E23 CSI3\_D1-CSI\_D\_D1\_N Input Camera Connector MIPI D-PHY E24 CSI3 D1+ CSI D D1 P Camera, CSI 3 Data 1+ Input GND GND GND E25 **GND** Camera, CSI 1 Data 1-CSI B D1 N E26 CSI1 D1-Input Camera Connector MIPI D-PHY E27 CSI1\_D1+ CSI\_B\_D1\_P Camera, CSI 1 Data 1+ Input GND GND GND GND E28 E29 DSI3\_D1+ DSI\_D\_D1\_P Display, DSI 3 Data 1+ Output MIPI D-PHY **Display Connector** DSI\_D\_D1\_N Display, DSI 3 Data 1-E30 DSI3\_D1-Output GND GND GND GND E31 E32 DSI1\_D1+ DSI\_B\_D1\_P Display, DSI 1 Data 1+ Output MIPI D-PHY **Display Connector** E33 DSI1 D1-DSI B D1 N Display, DSI 1 Data 1-Output E34 GND GND GND GND E35 DP1\_TX3-HDMI\_DP1\_TXDN3 DisplayPort 1 Lane 3- or HDMI Clk Lane-Output AC-Coupled on carrier HDMI Type A Conn. DisplayPort 1 Lane 3+ or HDMI Clk Lane+ DP1 TX3+ HDMI DP1 TXDP3 board Output E36 E37 GND GND GND E38 DP1\_TX0-HDMI\_DP1\_TXDN2 DisplayPort 1 Lane 0- or HDMI Lane 2-Output AC-Coupled on carrier HDMI Type A Conn. E39 DP1\_TX0+ HDMI\_DP1\_TXDP2 DisplayPort 1 Lane 0+ or HDMI Lane 2+ Output board GND GND GND E40 GND PCIe 1 Transmit+ (PCIe #2 Lane 0 muxed E41 PEX1\_TX+ PEX\_TX0P Output w/USB 3.0 Port #0) USB 3.0 Type A PCIe PHY, AC-Coupled on PCIe 1 Transmit- (PCIe #2 Lane 0 muxed (Default) or M.2 Key E carrier board E42 PEX1\_TX-PEX\_TX0N Output w/USB 3.0 Port #0) E43 **GND** GND GND GND E44 PEXO\_TX+ PEX\_TX4P PCIe 0 Transmit+ (PCIe IF #0 Lane 0) Output PCIe PHY, AC-Coupled on PCIe x4 Connector PEX TX4N PCIe 0 Transmit- (PCIe IF #0 Lane 0) carrier board E45 PEXO\_TX-Output E46 **GND** GND GBE\_LINK\_ACT# GbE RJ45 connector Link ACT (LED0) E47 Output CMOS - 3.3V tolerant E48 GBE MDI0+ GbE Transformer Data 0+ LAN Bidir MDI E49 GBE MDI0-GbE Transformer Data 0-Bidir



| Pin # Jetson 1X2 Pin Name Tegra Signal Osage/Description Board                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |                     |                |                                       | Usage on the Carrier  |           |                                           |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------|----------------|---------------------------------------|-----------------------|-----------|-------------------------------------------|
| Manipur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Pin# | Jetson TX2 Pin Name | Tegra Signal   | Usage/Description                     | _                     | Direction | Pin Type                                  |
| Fig.   SPICE AND RET   GPIO ANDS   Audio Codes Reset or GPIO   SPIA   SPIC COSON   GPIO SENIA   SPI O Chaps Serial   SPI O Chaps Seri | E50  | PEX1_RST#           | PEX_L2_RST_N   | PCIe 1 Reset (PCIe IF #2)             | M.2 Key E             | Output    | Open Drain 3.3V, Pull-up on<br>the module |
| 19   19   19   19   19   19   19   19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | F1   | AUDIO_MCLK          | AUD_MCLK       | Audio Codec Master Clock              | Expansion Header      | Output    | CMOS – 1.8V                               |
| Fig.   193   MOSI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | F2   | GPIO19_AUD_RST      | GPIO_AUD1      | Audio Codec Reset or GPIO             |                       | Output    | CMOS – 1.8V                               |
| 18   150   253   253   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   254   | F3   | SPIO_CSO#           | GPIO_SEN4      | SPI 0 Chip Select 0                   | Display Connector     | Bidir     | CMOS – 1.8V                               |
| Fig.   153 SOUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | F4   | SPI0_MOSI           | GPIO_SEN3      | SPI 0 Master Out / Slave In           | Display connector     | Bidir     | CMOS – 1.8V                               |
| PPOL_CAMS_PAWE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | F5   | I2S3_LRCLK          | DAP4_FS        | I2S Audio Port 3 Left/Right Clock     |                       | Bidir     | CMOS – 1.8V                               |
| MAIL MICK   EMPRENDIC CIK   Camera 1 Reference Clock   Camera 0 Reference | F6   | I2S3_SDOUT          | DAP4_DOUT      | I2S Audio Port 3 Data Out             |                       | Bidir     | CMOS – 1.8V                               |
| MAID_MCKK   EXPERIBIT_CIK   Camera 0 Reference Clock   SND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | F7   | GPIO1_CAM1_PWR#     | GPIO_CAM3      | Camera 1 Powerdown or GPIO            | Camera Connector      | Output    | CMOS – 1.8V                               |
| SND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | F8   | CAM1_MCLK           | EXTPERIPH2_CLK | Camera 1 Reference Clock              |                       | Output    | CMOS – 1.8V                               |
| 1912   1930                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | F9   | CAM0_MCLK           | EXTPERIPH1_CLK | Camera 0 Reference Clock              |                       | Output    | CMOS – 1.8V                               |
| SYSD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | F10  | GND                 | -              | GND                                   | GND                   | -         | GND                                       |
| \$\frac{1}{14}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | F11  | RSVD                | -              | Not used                              | -                     | -         | -                                         |
| SHI MISO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | F12  | RSVD                | -              | Not used                              | -                     | -         | -                                         |
| 1914   SPI_MISO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | F13  | SPI1_MOSI           | GPIO_CAM6      | SPI 1 Master Out / Slave In           | Evnancion Header      | Bidir     | CMOS – 1.8V                               |
| Fig.   SPI_CSI   SPI_CDMOM4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | F14  | SPI1_MISO           | GPIO_CAM5      | SPI 1 Master In / Slave Out           | Expansion neader      | Bidir     | CMOS – 1.8V                               |
| SDCARD_DB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | F15  | GND                 | -              | GND                                   | GND                   | -         | GND                                       |
| SDCARD D3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | F16  | SPI2_CS1#           | GPIO_MDM4      | SPI 2 Chip Select 1                   | Display/Camera Conns. | Bidir     | CMOS – 1.8V                               |
| SDCARD D2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | F17  | SDCARD_CD#          | GPIO_EDP2      | SD Card Card Detect                   |                       | Input     | CMOS – 1.8V                               |
| SDCARD_D2   SDMMCI_DAT2   SD Card (or SDIO) Data 2   Bird*   CMOS = .3 y L 8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | F18  | SDCARD_D3           | SDMMC1_DAT3    | SD Card (or SDIO) Data 3              | CD Cd                 | Bidir     | CMOS – 3.3/1.8V                           |
| F21   GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | F19  | SDCARD_D2           | SDMMC1_DAT2    | SD Card (or SDIO) Data 2              | SD Card               | Bidir     | CMOS - 3.3/1.8V                           |
| F22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | F20  | SDCARD_WP           | GPIO_EDP1      | SD Card Write Protect                 |                       | Input     | CMOS – 1.8V                               |
| F23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | F21  | GND                 | -              | GND                                   | GND                   | 1         | GND                                       |
| SSIA_DOP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | F22  | CSI4_D0-            | CSI_E_D0_N     | Camera, CSI 4 Data 0-                 | C                     | Input     | MIDLD DUV                                 |
| F25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | F23  | CSI4_D0+            | CSI_E_D0_P     | Camera, CSI 4 Data 0+                 | Camera Connector      | Input     | MIPI D-PHY                                |
| F26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | F24  | GND                 | -              | GND                                   | GND                   | -         | GND                                       |
| CSI2_DOP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | F25  | CSI2_D0-            | CSI_C_D0_N     | Camera, CSI 2 Data 0–                 | C                     | Input     | MIDLD DUV                                 |
| F28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | F26  | CSI2_D0+            | CSI_C_D0_P     | Camera, CSI 2 Data 0+                 | Camera Connector      | Input     | MIPI D-PHY                                |
| F29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | F27  | GND                 | -              | GND                                   | GND                   | 1         | GND                                       |
| CSID_DO+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | F28  | CSI0_D0-            | CSI_A_D0_N     | Camera, CSI 0 Data 0-                 | C                     | Input     | MIDLD DUV                                 |
| P31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | F29  | CSI0_D0+            | CSI_A_D0_P     | Camera, CSI 0 Data 0+                 | Camera Connector      | Input     | MIPI D-PHY                                |
| Display Connector   Disp | F30  | GND                 | -              | GND                                   | GND                   | -         | GND                                       |
| DSI_DO_   DSI_C_DO_N   DSI_C_DO_N   DSI_DAY, DSI 2 Data 0—   Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | F31  | DSI2_D0+            | DSI_C_D0_P     | Display, DSI 2 Data 0+                | 5: 1 6 .              | Output    | 14101 D DUW                               |
| DSIQ_DO+   DSI_A_DO_P   Display, DSI 0 Data 0+   Display Connector   Output Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output   Output | F32  | DSI2_D0-            | DSI_C_D0_N     | Display, DSI 2 Data 0-                | Display Connector     | Output    | MIPI D-PHY                                |
| DSI_A_DO_N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | F33  | GND                 | -              | GND                                   | GND                   | -         | GND                                       |
| F35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | F34  | DSI0_D0+            | DSI_A_DO_P     | Display, DSI 0 Data 0+                | 5: 1 6 .              | Output    | 14101 D DUW                               |
| F37   DP0_TX1-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | F35  | DSI0_D0-            | DSI_A_D0_N     | Display, DSI 0 Data 0-                | Display Connector     | Output    | MIPI D-PHY                                |
| Display Connector   Doubut   Doard                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | F36  | GND                 | -              | GND                                   | GND                   | -         | GND                                       |
| F39   DPO_TX1+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | F37  | DP0_TX1-            | HDMI_DP0_TXDN1 | DisplayPort 0 Lane 1– or HDMI Lane 1– | 5: 1 6 .              | Output    | AC-Coupled on carrier                     |
| F40   PEX2_RX+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | F38  | DP0_TX1+            | HDMI_DP0_TXDP1 | DisplayPort 0 Lane 1+or HDMI Lane 1+  | Display Connector     | Output    | board                                     |
| PEX_RXP   PEX_RXP   PEX_RXP   PCIe IF #1 Lane 0   PCIe IF #1 Lane 0   PCIe 2 Receive (PCIe IF #0 Lane 2 or PCIe IF #1 Lane 0 )   PCIe X4 Connector   Input   PCIe PHY, AC-Coupled on carrier board   Input   Carrier board                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | F39  | GND                 | -              | GND                                   | GND                   | -         | GND                                       |
| PEX_RX3N   PCle 2 Receive— (PCle IF #0 Lane 2 or PCle IF #1 Lane 0)   Input   Carrier board                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | F40  | PEX2_RX+            | PEX_RX3P       |                                       | PCIo v4 Connector     | Input     | PCIe PHY, AC-Coupled on                   |
| F43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | F41  | PEX2_RX-            | PEX_RX3N       |                                       | PCIE X4 COTTILECTOR   | Input     | carrier board                             |
| F44                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | F42  | GND                 | -              | GND                                   | GND                   | -         | GND                                       |
| F44                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | F43  | USB_SSO_RX+         | PEX_RXOP       |                                       | LISB 3 O Type A       | Input     |                                           |
| F46   GBE_LINK1000#   -   GbE RJ45 connector Link 1000 (LED2)   LAN   Bidir   MDI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | F44  | USB_SSO_RX-         | PEX_RXON       | •                                     | 03b 3.0 Type A        | Input     | (off the module)                          |
| F47         GBE_MDI1+         -         GbE Transformer Data 1+         LAN         Bidir         MDI           F48         GBE_MDI1-         -         GbE Transformer Data 1-         Bidir         MDI           F49         GND         -         GND         -         GND           F50         GBE_LINK100#         -         GDND         -         GND           G1         I2SO_SDIN         DAP1_DIN         I2S Audio Port 0 Data In         Expansion Header         Input         CMOS - 1.8V           G2         I2SO_CLK         DAP1_SCLK         I2S Audio Port 0 Clock         Expansion Header         Bidir         CMOS - 1.8V           G3         GND         -         GND         -         GND           G4         DSPK_OUT_CLK         GPIO_AUD3         Digital Speaker Output Clock         GPIO_Expansion Header         Output         CMOS - 1.8V           G5         I2S2_CLK         DMIC2_DAT         I2S Audio Port 2 Clock         M 2 Key E         Bidir         CMOS - 1.8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |                     | -              |                                       | GND                   | -         |                                           |
| F48         GBE_MDI1—         —         GbE Transformer Data 1—         Bidir         MDI           F49         GND         —         GND         —         GND           F50         GBE_LINK100#         —         GDR         LAN         Output         CMOS – 3.3V Tolerant           G1         I250_SDIN         DAP1_DIN         I25 Audio Port 0 Data In         Expansion Header         Input         CMOS – 1.8V           G2         I250_CLK         DAP1_SCLK         I25 Audio Port 0 Clock         Expansion Header         Bidir         CMOS – 1.8V           G3         GND         —         GND         —         GND           G4         DSPK_OUT_CLK         GPIO_AUD3         Digital Speaker Output Clock         GPIO_Expansion Header         Output         CMOS – 1.8V           G5         I252_CLK         DMIC2_DAT         I25 Audio Port 2 Clock         M 2 Key E         Bidir         CMOS – 1.8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | F46  | GBE_LINK1000#       | -              | GbE RJ45 connector Link 1000 (LED2)   |                       | Output    | CMOS – 3.3V Tolerant                      |
| F48         GBE_MDI1-         -         GbE Transformer Data 1-         Bidir           F49         GND         -         GND         -         GND           F50         GBE_LINK100#         -         GDE RJ45 connector Link 100 (LED1)         LAN         Output         CMOS - 3.3V Tolerant           G1         I2SO_SDIN         DAP1_DIN         I2S Audio Port 0 Data In         Expansion Header         Input         CMOS - 1.8V           G2         I2SO_CLK         DAP1_SCLK         I2S Audio Port 0 Clock         GND         -         GND           G3         GND         -         GND         -         GND           G4         DSPK_OUT_CLK         GPIO_AUD3         Digital Speaker Output Clock         GPIO_Expansion Header         Output         CMOS - 1.8V           G5         I2S2_CLK         DMIC2_DAT         I2S Audio Port 2 Clock         M 2 Key E         Bidir         CMOS - 1.8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      | _                   | -              |                                       | LAN                   |           | MDI                                       |
| F50         GBE_LINK100#         -         GbE RJ45 connector Link 100 (LED1)         LAN         Output         CMOS - 3.3V Tolerant           G1         I250_SDIN         DAP1_DIN         I25 Audio Port 0 Data In         Expansion Header         Input         CMOS - 1.8V           G2         I250_CLK         DAP1_SCLK         I25 Audio Port 0 Clock         Bidir         CMOS - 1.8V           G3         GND         -         GND         -         GND           G4         DSPK_OUT_CLK         GPIO_AUD3         Digital Speaker Output Clock         GPIO_Expansion Header         Output         CMOS - 1.8V           G5         I252_CLK         DMIC2_DAT         I25 Audio Port 2 Clock         M 2 Key E         Bidir         CMOS - 1.8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | F48  | _                   | -              | GbE Transformer Data 1–               |                       | Bidir     |                                           |
| G1         I2S0_SDIN         DAP1_DIN         I2S Audio Port 0 Data In         Expansion Header         Input         CMOS – 1.8V           G2         I2S0_CLK         DAP1_SCLK         I2S Audio Port 0 Clock         Bidir         CMOS – 1.8V           G3         GND         –         GND         –         GND           G4         DSPK_OUT_CLK         GPIO_AUD3         Digital Speaker Output Clock         GPIO_Expansion Header         Output         CMOS – 1.8V           G5         I2S2_CLK         DMIC2_DAT         I2S Audio Port 2 Clock         M 2 Key E         Bidir         CMOS – 1.8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | F49  |                     | -              |                                       |                       | -         | GND                                       |
| G2         I2SO_CLK         DAP1_SCLK         I2S Audio Port 0 Clock         Expansion Header         Bidir         CMOS – 1.8V           G3         GND         –         GND         –         GND           G4         DSPK_OUT_CLK         GPIO_AUD3         Digital Speaker Output Clock         GPIO_Expansion Header         Output         CMOS – 1.8V           G5         I2S2_CLK         DMIC2_DAT         I2S Audio Port 2 Clock         M 2 Key F         Bidir         CMOS – 1.8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | F50  | _                   | -              | GbE RJ45 connector Link 100 (LED1)    | LAN                   | Output    |                                           |
| G2         I2SO_CLK         DAP1_SCLK         I2S Audio Port 0 Clock         Bidir         CMOS – 1.8V           G3         GND         –         GND         –         GND           G4         DSPK_OUT_CLK         GPIO_AUD3         Digital Speaker Output Clock         GPIO_Expansion Header         Output         CMOS – 1.8V           G5         I2S2_CLK         DMIC2_DAT         I2S Audio Port 2 Clock         M 2 Key F         Bidir         CMOS – 1.8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | G1   | I2SO_SDIN           | DAP1_DIN       | I2S Audio Port 0 Data In              | Expansion Header      | Input     | CMOS – 1.8V                               |
| G4 DSPK_OUT_CLK GPIO_AUD3 Digital Speaker Output Clock GPIO Expansion Header Output CMOS – 1.8V  G5 I252_CLK DMIC2_DAT I2S Audio Port 2 Clock M 2 Key F  M 2 Key F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | G2   | I2SO_CLK            |                | I2S Audio Port 0 Clock                | pa.i.o.oii i icaaci   |           | CMOS – 1.8V                               |
| G5   12S2_CLK   DMIC2_DAT   12S Audio Port 2 Clock   Header   Header   Output   CMOS = 1.8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | G3   | GND                 | -              | GND                                   | GND                   | -         | GND                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | G4   | DSPK_OUT_CLK        | GPIO_AUD3      |                                       | · ·                   | Output    | CMOS – 1.8V                               |
| G6         I2S2_SDIN         DMIC1_DAT         I2S Audio Port 2 Data In         IVI.2 Rey E         Input         CMOS – 1.8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | G5   |                     | DMIC2_DAT      | I2S Audio Port 2 Clock                | M 2 Key F             | Bidir     | CMOS – 1.8V                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | G6   | I2S2_SDIN           | DMIC1_DAT      | I2S Audio Port 2 Data In              | 171.2 NCy L           | Input     | CMOS – 1.8V                               |



| Pin#      | Jetson TX2 Pin Name          | Tegra Signal             | Usage/Description                                           | Usage on the Carrier<br>Board | Direction     | Pin Type                                 |
|-----------|------------------------------|--------------------------|-------------------------------------------------------------|-------------------------------|---------------|------------------------------------------|
| G7        | GPIO4_CAM_STROBE             | GPIO SEN5                | Camera Strobe or GPIO                                       | Camera Connector              | Output        | CMOS – 1.8V                              |
| G8        | GPIO0 CAM0 PWR#              | QSPI SCK                 | Camera 0 Powerdown or GPIO                                  | camera comicator              | Output        | CMOS – 1.8V                              |
| G9        | UART3_CTS#                   | UART4_CTS_N (via mux)    | UART 3 Clear to Send                                        |                               | Input         | CMOS – 1.8V                              |
| G10       | UART3_RTS#                   | UART4_RTS_N (via<br>mux) | UART 3 Request to Send                                      | Not assigned                  | Output        | CMOS – 1.8V                              |
| G11       | UARTO_RTS#                   | UART1_RTS                | UART 0 Request to Send                                      | Dobug Hondor                  | Output        | CMOS – 1.8V                              |
| G12       | UARTO_RX                     | UART1_RX                 | UART 0 Receive                                              | Debug Header                  | Input         | CMOS – 1.8V                              |
| G13       | SPI1_CLK                     | GPIO_CAM4                | SPI 1 Clock                                                 | Expansion Header              | Bidir         | CMOS – 1.8V                              |
| G14       | GPIO9_MOTION_INT             | CAN_GPIO2                | Motion Interrupt or GPIO                                    | Camera Conn & Exp.<br>Hdr.    | Input         | CMOS – 1.8V                              |
| G15       | SPI2_MOSI                    | GPIO_WAN7                | SPI 2 Master Out / Slave In                                 | Display/Camera Conns.         | Bidir         | CMOS – 1.8V                              |
| G16       | SPI2_CS0#                    | GPIO_WAN8                | SPI 2 Chip Select 0                                         | Display/Carriera Corins.      | Bidir         | CMOS – 1.8V                              |
| G17       | GND                          | -                        | GND                                                         | GND                           | -             | GND                                      |
| G18       | SDCARD_CLK                   | SDMMC1_CLK               | SD Card (or SDIO) Clock                                     | SD Card                       | Output        | CMOS – 3.3/1.8V                          |
| G19       | SDCARD_CMD                   | SDMMC1_CMD               | SD Card (or SDIO) Command                                   | 3D Caru                       | Bidir         | CMOS – 3.3/1.8V                          |
| G20       | GND                          | -                        | GND                                                         | GND                           | -             | GND                                      |
| G21       | CSI4_CLK-                    | CSI_E_CLK_N              | Camera, CSI 4 Clock-                                        | Camera Connector              | Input         | MIPI D-PHY                               |
| G22       | CSI4_CLK+                    | CSI_E_CLK_P              | Camera CSI 4 Clock+                                         | camera connector              | Input         | WIIITETTI                                |
| G23       | GND                          | -                        | GND                                                         | GND                           | -             | GND                                      |
| G24       | CSI2_CLK-                    | CSI_C_CLK_N              | Camera, CSI 2 Clock-                                        | Camera Connector              | Input         | MIPI D-PHY                               |
| G25       | CSI2_CLK+                    | CSI_C_CLK_P              | Camera, CSI 2 Clock+                                        | Carriera Connector            | Input         | WIIITETTI                                |
| G26       | GND                          | -                        | GND                                                         | GND                           | -             | GND                                      |
| G27       | CSIO_CLK-                    | CSI_A_CLK_N              | Camera, CSI 0 Clock-                                        | Camera Connector              | Input         | MIPI D-PHY                               |
| G28       | CSIO_CLK+                    | CSI_A_CLK_P              | Camera, CSI 0 Clock+                                        | cumera connector              | Input         | WIIITETTI                                |
| G29       | GND                          | -                        | GND                                                         | GND                           | -             | GND                                      |
| G30       | DSI2_CLK+                    | DSI_C_CLK_P              | Display DSI 2 Clock+                                        | Display Connector             | Output        | MIPI D-PHY                               |
| G31       | DSI2_CLK-                    | DSI_C_CLK_N              | Display DSI 2 Clock-                                        | ' '                           | Output        |                                          |
| G32       | GND                          | -                        | GND                                                         | GND                           | -             | GND                                      |
| G33       | DSIO_CLK+                    | DSI_A_CLK_P              | Display, DSI 0 Clock+                                       | Display Connector             | Output        | MIPI D-PHY                               |
| G34       | DSIO_CLK-                    | DSI_A_CLK_N              | Display, DSI 0 Clock-                                       |                               | Output        |                                          |
| G35       | GND                          | -                        | GND                                                         | GND                           | -             | GND                                      |
| G36       | DPO_TX2-                     | HDMI_DP0_TXDN0           | DisplayPort 0 Lane 2- or HDMI Lane 0-                       | Display Connector             | Output        | AC-Coupled on carrier board              |
| G37       | DP0_TX2+                     | HDMI_DP0_TXDP0           | DisplayPort 0 Lane 2+ or HDMI Lane 0+                       | CND                           | Output        |                                          |
| G38       | GND                          | -                        | GND PCIe RFU Receive+ (PCIe IF #0 Lane 3 or                 | GND                           | _             | GND                                      |
| G39       | PEX_RFU_RX+                  | PEX_RX1P                 | USB 3.0 Port #1) PCIe RFU Receive— (PCIe IF #0 Lane 3 or    | PCIe x4 Connector             | Input         | PCIe PHY, AC-Coupled on carrier board    |
| G40       | PEX_RFU_RX-                  | PEX_RX1N                 | USB 3.0 Port #1)                                            | CND                           | Input         |                                          |
| G41       | GND                          | -                        | GND                                                         | GND                           | -             | GND                                      |
| G42       | USB_SS1_RX+                  | PEX_RX2P                 | USB SS 1 Receive+ (USB 3.0 Port #2 or<br>PCIe IF #0 Lane 1) | PCIe x4 Connector             | Input         | USB SS PHY, AC-Coupled                   |
| G43       | USB_SS1_RX-                  | PEX_RX2N                 | USB SS 1 Receive— (USB 3.0 Port #2 or<br>PCIe #0 Lane 1)    |                               | Input         | (off the module)                         |
| G44       | GND<br>CATA DV:              | - PEN DAED               | GND<br>CATA Passivar                                        | GND                           | -             | GND                                      |
| G45       | SATA_RX+                     | PEX_RX5P                 | SATA Receive+                                               | SATA Connector                | Input         | SATA PHY, AC-Coupled on<br>carrier board |
| G46       | SATA_RX-                     | PEX_RX5N                 | SATA Receive—                                               | CND                           | Input         |                                          |
| G47       | GND<br>GRE MDI2+             | -                        | GND                                                         | GND                           | - Didis       | GND                                      |
| G48       | GBE_MDI2+                    | -                        | GbE Transformer Data 2+                                     | LAN                           | Bidir         | MDI                                      |
| G49       | GBE_MDI2-                    | _                        | GDE Transformer Data 2-                                     | GND                           | Bidir         | CND                                      |
| G50<br>H1 | GND<br>I2SO_LRCLK            | DAR1 ES                  | GND I2S Audio Port 0 Left/Right Clock                       | GND                           | -<br>Bidir    | GND<br>CMOS – 1.8V                       |
|           | I2SO_LRCLK                   | DAP1_FS DAP1_DOUT        | . •                                                         | Evnancion Hoader              | Bidir         |                                          |
| H2<br>H3  | _                            | GPIO AUDO                | 12S Audio Port 0 Data Out                                   | Expansion Header              |               | CMOS – 1.8V                              |
| H4        | GPIO20_AUD_INT  DSPK_OUT_DAT | GPIO_AUD2                | Audio Codec Interrupt or GPIO  Digital Speaker Output Data  | GPIO Expansion<br>Header      | Output Output | CMOS – 1.8V<br>CMOS – 1.8V               |
| H5        | I2S2 LRCLK                   | DMIC1 CLK                | I2S Audio Port 2 Left/Right Clock                           | ricauci                       | Bidir         | CMOS – 1.8V                              |
| H6        | I2S2_LRCLK                   | DMIC2_CLK                | I2S Audio Port 2 Data Out                                   | M.2 Key E                     | Bidir         | CMOS – 1.8V                              |
| H7        | GPIO3_CAM1_RST#              | QSPI 100                 | Camera 1 Reset or GPIO                                      |                               | Output        | CMOS – 1.8V                              |
| H8        | GPIO2_CAM1_RST#              | QSPI_IOU<br>QSPI_CS_N    | Camera 0 Reset or GPIO                                      | Camera Connector              | Output        | CMOS – 1.8V                              |
| Н9        | UART3_RX                     | UART4_RX (via mux)       | UART 3 Receive                                              | Optional source of            | Input         | CMOS – 1.8V                              |
| H10       | UART3_TX                     | UART4_TX (via mux)       | UART 3 Transmit                                             | UART on Exp. Header           | Output        | CMOS – 1.8V                              |
| H11       | UARTO CTS#                   | UART1_CTS                | UART 0 Clear to Send                                        | Debug Header                  | Input         | CMOS – 1.8V                              |
| 1111      | 5. M10_C13#                  | 5/1111 <u>-</u> C13      | S. III O CICAL LO SCHA                                      | Debug Header                  | mput          | C.VIO3 1.0V                              |



| Pin# | Jetson TX2 Pin Name | Tegra Signal   | Usage/Description                                        | Usage on the Carrier<br>Board | Direction | Pin Type                |
|------|---------------------|----------------|----------------------------------------------------------|-------------------------------|-----------|-------------------------|
| H12  | UARTO TX            | UART1 TX       | UART 0 Transmit                                          |                               | Output    | CMOS – 1.8V             |
| H13  | GPIO8 ALS PROX INT  | GPIO PQ4       | Proximity sensor Interrupt or GPIO                       | Sensor                        | Input     | CMOS – 1.8V             |
| H14  | SPI2 CLK            | GPIO WAN5      | SPI 2 Clock                                              |                               | Bidir     | CMOS – 1.8V             |
| H15  | SPI2 MISO           | GPIO WAN6      | SPI 2 Master In / Slave Out                              | Display/Camera Conns.         | Bidir     | CMOS – 1.8V             |
| H16  | SDCARD PWR EN       | GPIO EDP3      | SD Card power switch Enable                              |                               | Output    | CMOS – 1.8V             |
| H17  | SDCARD D1           | SDMMC1 DAT1    | SD Card (or SDIO) Data 1                                 | SD Card                       | Bidir     | CMOS - 3.3V/1.8V        |
| H18  | SDCARD D0           | SDMMC1 DAT0    | SD Card (or SDIO) Data 0                                 | 1                             | Bidir     | CMOS - 3.3V/1.8V        |
| H19  | GND                 |                | GND                                                      | GND                           | -         | GND                     |
| H20  | CSI4_D1-            | CSI_E_D1_N     | Camera, CSI 4 Data 1–                                    | _                             | Input     |                         |
| H21  | CSI4_D1+            | CSI_E_D1_P     | Camera, CSI 4 Data 1+                                    | Camera Connector              | Input     | MIPI D-PHY              |
| H22  | GND                 | _              | GND                                                      | GND                           | -         | GND                     |
| H23  | CSI2 D1-            | CSI C D1 N     | Camera, CSI 2 Data 1–                                    | _                             | Input     |                         |
| H24  | CSI2 D1+            | CSI C D1 P     | Camera, CSI 2 Data 1+                                    | Camera Connector              | Input     | MIPI D-PHY              |
| H25  | GND                 | -              | GND                                                      | GND                           | _         | GND                     |
| H26  | CSIO_D1-            | CSI_A_D1_N     | Camera, CSI 0 Data 1-                                    | _                             | Input     |                         |
| H27  | CSI0_D1+            | CSI_A_D1_P     | Camera, CSI 0 Data 1+                                    | Camera Connector              | Input     | MIPI D-PHY              |
| H28  | GND                 |                | GND                                                      | GND                           | -         | GND                     |
| H29  | DSI2_D1+            | DSI_C_D1_P     | Display, DSI 2 Data 1+                                   |                               | Output    |                         |
| H30  | DSI2_D1-            | DSI_C_D1_N     | Display, DSI 2 Data 1-                                   | Display Connector             | Output    | MIPI D-PHY              |
| H31  | GND                 | -              | GND                                                      | GND                           | -         | GND                     |
| H32  | DSIO_D1+            | DSI_A_D1_P     | Display, DSI 0 Data 1+                                   | 5: 1 6 .                      | Output    | A ALDI D. DLIV          |
| H33  | DSIO_D1-            | DSI_A_D1_N     | Display, DSI 0 Data 1-                                   | Display Connector             | Output    | MIPI D-PHY              |
| H34  | GND                 | -              | GND                                                      | GND                           | -         | GND                     |
| H35  | DP0_TX3-            | HDMI_DP0_TXDN3 | DisplayPort 0 Lane 3- or HDMI Clk Lane-                  |                               | Output    | AC-Coupled on carrier   |
| H36  | DP0_TX3+            | HDMI_DP0_TXDP3 | DisplayPort 0 Lane 3+ or HDMI Clk Lane+                  | Display Connector             | Output    | board                   |
| H37  | GND                 | -              | GND                                                      | GND                           | -         | GND                     |
| H38  | DP0_TX0-            | HDMI_DP0_TXDN2 | DisplayPort 0 Lane 0- or HDMI Lane 2-                    | 5: 1 6 .                      | Output    | AC-Coupled on carrier   |
| H39  | DP0_TX0+            | HDMI_DP0_TXDP2 | DisplayPort 0 Lane 0+ or HDMI Lane 2+                    | Display Connector             | Output    | board                   |
| H40  | GND                 | -              | GND                                                      | GND                           | -         | GND                     |
| H41  | PEX1_RX+            | PEX_RXOP       | PCIe 1 Receive+ (PCIe #2 Lane 0 muxed w/USB 3.0 Port #0) | USB 3.0 Type A                | Input     | PCIe PHY, AC-Coupled on |
| H42  | PEX1_RX-            | PEX_RXON       | PCIe 1 Receive— (PCIe #2 Lane 0 muxed w/USB 3.0 Port #0) | (Default) or M.2 Key E        | Input     | carrier board           |
| H43  | GND                 | -              | GND                                                      | GND                           | -         | GND                     |
| H44  | PEXO_RX+            | PEX_RX4P       | PCIe 0 Receive+ (PCIe IF #0 Lane 0)                      | DCI 4.6                       | Input     | PCIe PHY, AC-Coupled on |
| H45  | PEXO_RX-            | PEX_RX4N       | PCIe 0 Receive- (PCIe IF #0 Lane 0)                      | PCIe x4 Connector             | Input     | carrier board           |
| H46  | GND                 | _              | GND                                                      | GND                           | _         | GND                     |
| H47  | GBE_MDI3+           | _              | GbE Transformer Data 3+                                  |                               | Bidir     | 145:                    |
| H48  | GBE_MDI3-           | -              | GbE Transformer Data 3–                                  | LAN                           | Bidir     | MDI                     |
| H49  | GND                 | _              | GND                                                      | GND                           | -         | GND                     |
| H50  | RSVD                | -              | Not used                                                 | -                             | -         | -                       |

| Legend | Ground | Power | Not available on Jetson | Reserved | Unassigned on Carrier |
|--------|--------|-------|-------------------------|----------|-----------------------|
|        |        |       | TX1                     |          |                       |

### Notes:

- 1. The Usage/Description column uses the Jetson TX2 port/lane/interface references.
- 2. In the Type/Dir column, Output is from Jetson TX2. Input is to Jetson TX2. Bidir is for Bidirectional signals.
- 3. These pins are handled as Open-Drain on the carrier board

#### **Notice**

The information provided in this specification is believed to be accurate and reliable as of the date provided. However, NVIDIA Corporation ("NVIDIA") does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information. NVIDIA shall have no liability for the consequences or use of such information or for any infringement of patents or other rights of third parties that may result from its use. This publication supersedes and replaces all other specifications for the product that may have been previously supplied.

NVIDIA reserves the right to make corrections, modifications, enhancements, improvements, and other changes to this specification, at any time and/or to discontinue any product or service without notice. Customer should obtain the latest relevant specification before placing orders and should verify that such information is current and complete.

NVIDIA products are sold subject to the NVIDIA standard terms and conditions of sale supplied at the time of order acknowledgment, unless otherwise agreed in an individual sales agreement signed by authorized representatives of NVIDIA and customer. NVIDIA hereby expressly objects to applying any customer general terms and conditions with regard to the purchase of the NVIDIA product referenced in this specification.

NVIDIA products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of the NVIDIA product can reasonably be expected to result in personal injury, death or property or environmental damage. NVIDIA accepts no liability for inclusion and/or use of NVIDIA products in such equipment or applications and therefore such inclusion and/or use is at customer's own risk.

NVIDIA makes no representation or warranty that products based on these specifications will be suitable for any specified use without further testing or modification. Testing of all parameters of each product is not necessarily performed by NVIDIA. It is customer's sole responsibility to ensure the product is suitable and fit for the application planned by customer and to do the necessary testing for the application in order to avoid a default of the application or the product. Weaknesses in customer's product designs may affect the quality and reliability of the NVIDIA product and may result in additional or different conditions and/or requirements beyond those contained in this specification. NVIDIA does not accept any liability related to any default, damage, costs or problem which may be based on or attributable to: (i) the use of the NVIDIA product in any manner that is contrary to this specification, or (ii) customer product designs.

No license, either expressed or implied, is granted under any NVIDIA patent right, copyright, or other NVIDIA intellectual property right under this specification. Information published by NVIDIA regarding third-party products or services does not constitute a license from NVIDIA to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third

under this specification. Information published by NVIDIA regarding third-party products or services does not constitute a license from NVIDIA to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property rights of the third party, or a license from NVIDIA under the patents or other intellectual property rights of NVIDIA. Reproduction of information in this specification is permissible only if reproduction is approved by NVIDIA in writing, is reproduced without alteration, and is accompanied by all associated conditions, limitations, and notices.

ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS, AND OTHER

DOCUMENTS (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED "AS IS." NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY, OR OTHERWISE WITH RESPECT TO THE MATERIALS, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE. Notwithstanding any damages that customer might incur for any reason whatsoever, NVIDIA's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the NVIDIA terms and conditions of sale for the product.

#### **VESA DisplayPort**

DisplayPort and DisplayPort Compliance Logo, DisplayPort Compliance Logo for Dual-mode Sources, and DisplayPort Compliance Logo for Active Cables are trademarks owned by the Video Electronics Standards Association in the United States and other countries.

### HDMI

HDMI, the HDMI logo, and High-Definition Multimedia Interface are trademarks or registered trademarks of HDMI Licensing LLC.

#### **Trademarks**

NVIDIA, the NVIDIA logo, Tegra and Jetson are trademarks and/or registered trademarks of NVIDIA Corporation in the U.S. and other countries. Other company and product names may be trademarks of the respective companies with which they are associated.

#### Copyright

© 2014, 2015, 2016, 2017 NVIDIA Corporation. All rights reserved.

